Public Version
SCM Register Manual
www.ti.com
13.6.3.3 GENERAL Register Description
through
describe the GENERAL registers bits.
Table 13-84. CONTROL_PADCONF_OFF
Address Offset
0x0000 0000
Physical address
0x4800 2270
Instance
GENERAL
Description
Off mode pad configuration register
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
STARTSAVE
FORCEOFFMODEEN
WKUPCTRLCLOCKDIV
Bits
Field Name
Description
Type
Reset
31:3
RESERVED
Read returns reset value.
R
0x0000000
2
WKUPCTRLCLOCKDIV
Wkup_ctrl module clock divider
R/W
0x0
0: Clock is divided by 4
1: Clock is divided by 2
1
STARTSAVE
Start pad configuration registers save mechanism
R/W
0x0
0x0:
Save is not started.
0x1:
Save is running. This bit is auto-cleared after 8
interface clock cycles.
0
FORCEOFFMODEEN
Force OFF mode active
R/W
0x0
0x0:
OFF mode is not forced active.
0x1:
OFF mode is forced active.
Table 13-85. Register Call Summary for Register CONTROL_PADCONF_OFF
SCM Integration
•
•
SCM Functional Description
•
•
SCM Programming Model
•
SCM Register Manual
•
:
2568
System Control Module
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated