Public Version
www.ti.com
SDMA Register Manual
Bits
Field Name
Description
Type
Reset
31:24
RESERVED
Reserved. Write 0s for future compatibility. Read returns
RW
0x00
0.
23:0
CURRENT_ELMNT_NBR
Channel current transferred element number in the
RW
0x------
current frame
Table 11-67. Register Call Summary for Register DMA4_CCENi
SDMA Functional Description
•
Linked-List Control and Monitoring
SDMA Basic Programming Model
•
Synchronized Transfer Monitoring Using CDAC
SDMA Register Manual
•
:
Table 11-68. DMA4_CCFNi
Address Offset
0x0000 00C0 + (i* 0x60)
Index
i = 0 to 31
Physical Address
0x4805 60C0 + (i* 0x60)
Instance
SDMA
Description
Channel Current Transferred Frame Number in the current transfer. User has to access this register
only in 32-bit access. If accessed in 8-bit or 16bit data may be corrupted.
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
CURRENT_FRAME_NBR
Bits
Field Name
Description
Type
Reset
31:16
RESERVED
Reserved. Write 0s for future compatibility. Read returns
RW
0x0000
0.
15:0
CURRENT_FRAME_NBR
Channel current transferred frame number in the current
RW
0x----
transfer
Table 11-69. Register Call Summary for Register DMA4_CCFNi
SDMA Functional Description
•
Linked-List Control and Monitoring
SDMA Basic Programming Model
•
Synchronized Transfer Monitoring Using CDAC
SDMA Register Manual
•
:
Table 11-70. DMA4_COLORi
Address Offset
0x0000 00C4 + (i* 0x60)
Index
i = 0 to 31
Physical Address
0x4805 60C4 + (i* 0x60)
Instance
SDMA
Description
Channel DMA COLOR KEY / SOLID COLOR
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
CH_BLT_FRGRND_COLOR_OR_SOLID_COLOR_PTRN
2399
SWPU177N – December 2009 – Revised November 2010
SDMA
Copyright © 2009–2010, Texas Instruments Incorporated