Public Version
SDMA Register Manual
www.ti.com
Table 11-62. DMA4_CSACi
Address Offset
0x0000 00B4 + (i* 0x60)
Index
i = 0 to 31
Physical Address
0x4805 60B4 + (i* 0x60)
Instance
SDMA
Description
Channel Source Address Value. User has to access this register only in 32-bit access. If accessed in
8-bit or 16bit data may be corrupted.
Type
R
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
SRC_ELMNT_ADRS
Bits
Field Name
Description
Type
Reset
31:0
SRC_ELMNT_ADRS
Current source address counter value
R
0x--------
Table 11-63. Register Call Summary for Register DMA4_CSACi
SDMA Register Manual
•
:
Table 11-64. DMA4_CDACi
Address Offset
0x0000 00B8 + (i* 0x60)
Index
i = 0 to 31
Physical Address
0x4805 60B8 + (i* 0x60)
Instance
SDMA
Description
Channel Destination Address Value. User has to access this register only in 32-bit access. If accessed
in 8-bit or 16bit data may be corrupted.
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
DST_ELMNT_ADRS
Bits
Field Name
Description
Type
Reset
31:0
DST_ELMNT_ADRS
Current destination address counter value
RW
0x--------
Table 11-65. Register Call Summary for Register DMA4_CDACi
SDMA Functional Description
•
:
SDMA Basic Programming Model
•
Hardware-Synchronized Transfer
:
•
Synchronized Transfer Monitoring Using CDAC
SDMA Register Manual
•
:
Table 11-66. DMA4_CCENi
Address Offset
0x0000 00BC + (i* 0x60)
Index
i = 0 to 31
Physical Address
0x4805 60BC + (i* 0x60)
Instance
SDMA
Description
Channel Current Transferred Element Number in the current frame. User has to access this register only
in 32-bit access. If accessed in 8-bit or 16bit data may be corrupted.
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
CURRENT_ELMNT_NBR
2398
SDMA
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated