Public Version
Display Subsystem Register Manual
www.ti.com
Bits
Field Name
Description
Type
Reset
0x1:
Active high
22
VIP
VSYNC internal polarity
RW
1
0x0:
Active low
0x1:
Active high
21
HEP
HSYNC external polarity
RW
1
0x0:
Active low
0x1:
Active high
20
VEP
VSYNC external polarity
RW
1
0x0:
Active low
0x1:
Active high
19
AVIDP
AVID polarity
RW
1
0x0:
Active low
0x1:
Active high
18
FIP
FID internal polarity
RW
1
0x0:
Active low
0x1:
Active high
17
FEP
FID external polarity
RW
1
0x0:
Active low
0x1:
Active high
16
TVDP
TVDETGP polarity
RW
1
0x0:
Active low
0x1:
Active high
15:1
Reserved
Reserved. Read returns 0s.
RW
0x00
0
EN
TVDETGP generation enable
RW
0
0x0:
Disabled
0x1:
Enabled
Table 7-363. Register Call Summary for Register VENC_GEN_CTRL
Display Subsystem Functional Description
•
TV Detection/Disconnection Pulse Generation
:
•
:
•
Display Subsystem Basic Programming Model
•
Video Encoder Register Settings
Display Subsystem Register Manual
•
Video Encoder Register Mapping Summary
:
Table 7-364. VENC_OUTPUT_CONTROL
Address Offset
0x0000 00C4
Physical Address
0x4805 0CC4
Instance
VENC
Description
Output channel control register Also contains some test control features
Type
RW
1906
Display Subsystem
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated