Public Version
Display Subsystem Register Manual
www.ti.com
Table 7-287. Register Call Summary for Register VENC_F_CONTROL (continued)
Display Subsystem Register Manual
•
Video Encoder Register Mapping Summary
:
Table 7-288. VENC_VIDOUT_CTRL
Address Offset
0x10
Physical address
0x4805 0C10
Instance
VENC
Description
Encoder output clock
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
Reserved
27_54
Bits
Field Name
Description
Type
Reset
31:1
Reserved
Reserved. Read returns 0s.
RW
0x00000000
0
27_54
Encoder output clock
RW
0
0x0:
54 MHz, 4x oversampling
0x1:
27 MHz, 2x oversampling, the last 2x oversampling filter
bypassed
Table 7-289. Register Call Summary for Register VENC_VIDOUT_CTRL
Display Subsystem Basic Programming Model
•
Video Encoder Register Settings
Display Subsystem Register Manual
•
Video Encoder Register Mapping Summary
:
Table 7-290. VENC_SYNC_CTRL
Address Offset
0x14
Physical address
0x4805 0C14
Instance
VENC
Description
Sync Control Register
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
Reserved
Reserved
IGNP
FREE
ESAV
VBLKM
HBLKM
NBLNKS
FID_POL
Reserved
Bits
Field Name
Description
Type
Reset
31:16
Reserved
Reserved. Read returns 0s.
RW
0x0000
15
FREE
Free running
RW
1
0x0:
Free running disabled
0x1:
Free running enabled. HSYNC and VSYNC are ignored
14
ESAV
Enable to detect F and V bits only on EAV in ITU-R 656 input mode
RW
0
0x0:
Detection of F and V bits on both EAV and SAV
0x1:
Detection of F and V bits only on EAV
13
IGNP
Ignore protection bits in ITU-R 656 input mode
RW
0
0x0:
Protection bits are not ignored
0x1:
Protection bits are ignored
1884
Display Subsystem
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated