Public Version
www.ti.com
Camera ISP Register Manual
Bits
Field Name
Description
Type
Reset
31:6
RESERVED
Write 0's for future compatibility.
R
0x0000000
Reads returns 0.
5:2
FIFODEPTH
Output FIFO size in multiple of 68 bits.
R
0x6
Read 0x2: 8x 68 bits
Read 0x3: 16x 68 bits
Read 0x4: 32x 68 bits
Read 0x5: 64x 68 bits
Read 0x6: 128 x 68 bits
Read 0x7: 256 x 68 bits
1:0
NBCONTEXTS
Number of contexts supported by the module.
R
0x3
Read 0x0: 1 Context
Read 0x1: 2 Contexts
Read 0x2: 4 Contexts
Read 0x3: 8 Contexts
Table 6-654. Register Call Summary for Register CSI2_GNQ
Camera ISP Register Manual
•
Camera ISP CSI2 REGS1 Register Summary
Table 6-655. CSI2_COMPLEXIO_CFG1
Address Offset
0x0000 0050
Physical Address
Instance
See
See
Description
PHY configuration register for the PHY associated to the receiver
This register contains the lane configuration for the order and position of the lanes (clock and data) and
the polarity order for the control of the PHY differential signals in addition to the control bit for the power
FSM.
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
PWR_CMD
RESERVED
PWR_AUTO
DATA2_POL
DATA1_POL
CLOCK_POL
RESET_CTRL
RESET_DONE
PWR_STATUS
DATA2_POSITION
DATA1_POSITION
CLOCK_POSITION
Bits
Field Name
Description
Type
Reset
31
RESERVED
Write 0s for future compatibility. Read returns 0.
R
0
30
RESET_CTRL
Controls the reset of the PHY
RW
0
0x0: PHY reset active.
0x1: PHY reset de-asserted.
29
RESET_DONE
Internal reset monitoring of the power domain using the
R
0
PPI byte clock from the PHY
Read 0x0: Internal module reset is on going.
Read 0x1: Reset completed.
28:27
PWR_CMD
Command for power control of the PHY
RW
0x0
0x0: Command to change to OFF state
0x1: Command to change to ON state
0x2: Command to change to Ultra Low Power state
1531
SWPU177N – December 2009 – Revised November 2010
Camera Image Signal Processor
Copyright © 2009–2010, Texas Instruments Incorporated