Public Version
www.ti.com
Camera ISP Register Manual
Table 6-647. CSI2_IRQENABLE
Address Offset
0x0000 001C
Physical Address
Instance
See
See
Description
INTERRUPT ENABLE REGISTER - All contexts
This register associates one bit for each context in order to enable/disable each context individually.
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
CONTEXT7
CONTEXT6
CONTEXT5
CONTEXT4
CONTEXT3
CONTEXT2
CONTEXT1
CONTEXT0
RESERVED
OCP_ERR_IRQ
FIFO_OVF_IRQ
SHORT_PACKET_IRQ
COMPLEXIO1_ERR_IRQ
ECC_CORRECTION_IRQ
ECC_NO_CORRECTION_IRQ
Bits
Field Name
Description
Type
Reset
31:15
RESERVED
Write 0s for future compatibility. Read returns 0.
R
0x00000
14
OCP_ERR_IRQ
Interconnect Error Interrupt
RW
0
0x0: Event is masked
0x1: Event generates an interrupt when it occurs
13
SHORT_PACKET_IRQ
Short packet reception (other than synch events: Line
RW
0
Start, Line End, Frame Start, and Frame End: data type
between 0x8 and x0F only shall be considered).
0x0: Event is masked
0x1: Event generates an interrupt when it occurs
12
ECC_CORRECTION_IRQ
ECC has been used to correct the only 1-bit error (short
RW
0
packet only).
0x0: Event is masked
0x1: Event generates an interrupt when it occurs
11
ECC_NO_CORRECTION_IRQ
ECC error (short and long packets). No correction of the
RW
0
header because of more than 1-bit error.
0x0: Event is masked
0x1: Event generates an interrupt when it occurs
10
RESERVED
Write 0s for future compatibility. Read returns 0.
R
0x00000
9
COMPLEXIO1_ERR_IRQ
Error signaling from Complex I/O #1: the interrupt is
RW
0
triggered when any error is received from Complex I/O #1
(events are defined in
for the first complex I/O).
0x0: Event is masked
0x1: Event generates an interrupt when it occurs
8
FIFO_OVF_IRQ
FIFO overflow enable
RW
0
0x0: Event is masked
0x1: Event generates an interrupt when it occurs
7
CONTEXT7
Context 7
RW
0
0x0: Event is masked
0x1: Event generates an interrupt when it occurs
6
CONTEXT6
Context 6
RW
0
0x0: Event is masked
0x1: Event generates an interrupt when it occurs
1527
SWPU177N – December 2009 – Revised November 2010
Camera Image Signal Processor
Copyright © 2009–2010, Texas Instruments Incorporated