Public Version
www.ti.com
Camera ISP Register Manual
Bits
Field Name
Description
Type
Reset
31:24
RESERVED
Write 0s for future compatibility. Reads returns 0.
R
0x00
23:16
TID
Peripheral identification: HIST module
R
0x08
15:8
CID
Class identification: Camera ISP
R
0xFE
7:0
PREV
Peripheral revision number
R
TI internal data
Table 6-283. Register Call Summary for Register HIST_PID
Camera ISP Register Manual
•
Camera ISP HIST Register Summary
:
Table 6-284. HIST_PCR
Address Offset
0x0000 0004
Physical Address
0x480B CA04
Instance
ISP_HIST
Description
PERIPHERAL CONTROL REGISTER
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
BUSY
ENABLE
Bits
Field Name
Description
Type
Reset
31:2
RESERVED
Write 0s for future compatibility.
RW
0x00000000
Reads returns 0.
1
BUSY
HIST module busy.
RW
0x0
0x0: Module is not busy.
0x1: Module is busy.
0
ENABLE
HIST module enable.
RW
0x0
0x0: Disable module
0x1: Enable module
Table 6-285. Register Call Summary for Register HIST_PCR
Camera ISP Functional Description
Camera ISP Basic Programming Model
•
Camera ISP Histogram Reset of Histogram Output Memory
•
Camera ISP Histogram Enable/Disable Hardware
:
•
Camera ISP Histogram Event and Status Checking
•
Camera ISP Histogram Register Accessibility During Frame Processing
•
Camera ISP Histogram Interframe Operations
Camera ISP Register Manual
•
Camera ISP HIST Register Summary
:
1405
SWPU177N – December 2009 – Revised November 2010
Camera Image Signal Processor
Copyright © 2009–2010, Texas Instruments Incorporated