
Public Version
Camera ISP Register Manual
www.ti.com
Table 6-265. CCDC_PRGEVEN1
Address Offset
0x0000 0088
Physical Address
0x480B C688
Instance
ISP_CCDC
Description
PROGRAM ENTRIES 8-15 FOR EVEN LINES REGISTER Each bit field in this register is programmed
in the same way. The following definition applies, where n ranges from 0 to 8. Bits [4*n+3:4*n+1] 000:
ADDR0 001: ADDR1 010: ADDR2 011: ADDR3 100: ADDR4 101: ADDR5 110: ADDR6 111: ADDR7 Bit
[4*n]: 0: Auto increment 1: Auto decrement
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
EVEN15
EVEN14
EVEN13
EVEN12
EVEN11
EVEN10
EVEN9
EVEN8
Bits
Field Name
Description
Type
Reset
31:28
EVEN15
Address update. See register description.
RW
0x0
27:24
EVEN14
Address update. See register description.
RW
0x0
23:20
EVEN13
Address update. See register description.
RW
0x0
19:16
EVEN12
Address update. See register description.
RW
0x0
15:12
EVEN11
Address update. See register description.
RW
0x0
11:8
EVEN10
Address update. See register description.
RW
0x0
7:4
EVEN9
Address update. See register description.
RW
0x0
3:0
EVEN8
Address update. See register description.
RW
0x0
Table 6-266. Register Call Summary for Register CCDC_PRGEVEN1
Camera ISP Functional Description
•
Camera ISP CCDC Functional Operations
Camera ISP Basic Programming Model
•
Camera ISP CCDC Register Setup
•
Camera ISP CCDC Image-Signal Processing
Camera ISP Register Manual
•
Camera ISP CCDC Register Summary
Table 6-267. CCDC_PRGODD0
Address Offset
0x0000 008C
Physical Address
0x480B C68C
Instance
ISP_CCDC
Description
PROGRAM ENTRIES 0-7 FOR ODD LINES REGISTER Each bit field in this register is programmed in
the same way. The following definition applies, where n ranges from 0 to 8. Bits [4*n+3:4*n+1] 000:
ADDR0 001: ADDR1 010: ADDR2 011: ADDR3 100: ADDR4 101: ADDR5 110: ADDR6 111: ADDR7 Bit
[4*n]: 0: Auto increment 1: Auto decrement
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
ODD7
ODD6
ODD5
ODD4
ODD3
ODD2
ODD1
ODD0
Bits
Field Name
Description
Type
Reset
31:28
ODD7
Address update. See register description.
RW
0x0
27:24
ODD6
Address update. See register description.
RW
0x0
23:20
ODD5
Address update. See register description.
RW
0x0
19:16
ODD4
Address update. See register description.
RW
0x0
15:12
ODD3
Address update. See register description.
RW
0x0
11:8
ODD2
Address update. See register description.
RW
0x0
7:4
ODD1
Address update. See register description.
RW
0x0
1398
Camera Image Signal Processor
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated