Second
Capture
Taken
COV = 1
Capture
aken
T
No
T
Capture
aken
Read
Taken
Capture
Clear Bit COV
in Register TBxCCTLn
Idle
Idle
Capture
Capture Read and No Capture
Capture
Capture Read
Capture
n–2
n 1
–
Timer Clock
Timer
n+1
n+3
n+4
CCI
Capture
n+2
n
Timer_B Operation
672
SLAU367P – October 2012 – Revised April 2020
Copyright © 2012–2020, Texas Instruments Incorporated
Timer_B
The capture signal can be asynchronous to the timer clock and cause a race condition. Setting the SCS
bit synchronizes the capture with the next timer clock. TI recommends setting the SCS bit to synchronize
the capture signal with the timer clock (see
Figure 26-10. Capture Signal (SCS = 1)
NOTE:
Changing Capture Inputs
Changing capture inputs while in capture mode may cause unintended capture events. To
avoid this scenario, capture inputs should only be changed when capture mode is disabled
(CM = {0} or CAP = 0).
Overflow logic is provided in each capture/compare register to indicate if a second capture was performed
before the value from the first capture was read. Bit COV is set when this occurs (see
). COV
must be reset with software.
Figure 26-11. Capture Cycle