15
4
3
0
Op-code
Rdst
Op-code
Rdst
Op-code
#imm/ix/abs19:16
index15:0
#imm15:0 / index15:0 / &abs15:0
15
12
11
8
7
4
3
0
C
Rsrc
Op-code
0(PC)
C
#imm/abs19:16
Op-code
0(PC)
C
Rsrc
Op-code
0(PC)
#imm15:0 / &abs15:0
index15:0
15
12
11
10
9
4
3
0
C
n−1
Op-code
Rdst
15
8
7
4
3
0
Op-code
n−1
Rdst − n+1
MSP430 and MSP430X Instructions
151
SLAU367P – October 2012 – Revised April 2020
Copyright © 2012–2020, Texas Instruments Incorporated
CPUX
4.5.2.4.1 Extended Format II Instruction Format Exceptions
Exceptions for the Format II instruction formats are shown in
through
.
Figure 4-32. PUSHM and POPM Instruction Format
Figure 4-33. RRCM, RRAM, RRUM, and RLAM Instruction Format
Figure 4-34. BRA Instruction Format
Figure 4-35. CALLA Instruction Format