C28 General-Purpose Input/Output (GPIO)
400
SPRUHE8E – October 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
General-Purpose Input/Output (GPIO)
Table 4-49. GPIOG MUX
Default at Reset
Primary I/O Function
Peripheral Selection 1
Peripheral Selection 2
Peripheral Selection 3
GPGMUX1 Register Bits
(GPGMUX1 bits = 00)
(GPMUX1 bits = 01)
(GPGMUX1 bits = 10)
(GPGMUX1 bits = 11)
1-0
GPIO192
Reserved
Reserved
Reserved
3-2
GPIO193
Reserved
Reserved
COMP1OUT (O)
5-4
GPIO194
Reserved
Reserved
COMP6OUT (O)
7-6
GPIO195
Reserved
Reserved
COMP2OUT (O)
9-8
GPIO196
Reserved
Reserved
COMP3OUT (O)
11-10
GPIO197
Reserved
Reserved
COMP4OUT (O)
13-12
GPIO198
Reserved
Reserved
Reserved
15-14
GPIO199
Reserved
Reserved
COMP5OUT (O)
Table 4-50. Analog MUX
Default at Reset
AIOx and Peripheral Selection1
Peripheral Selection 2 and Peripheral
Selection 3
AIOMUX1 Register bits
AIOMUX1 bits = 0,x
AIOMUX1 bits = 1,x
1-0
ADCINA0 (I)
ADCINA0 (I)
3-2
ADCINA1 (I)
ADCINA1 (I)
5-4
AIO2 (I/O)
ADCINA2 (I), COMP1A (I)
7-6
ADCINA3 (I)
ADCINA3 (I)
9-8
AIO4 (I/O)
ADCINA4 (I), COMP2A (I)
11-10
ADCINA5 (I)
ADCINA5 (I)
13-12
AIO6 (I/O)
ADCINA6 (I), COMP3A (1)
15-14
ADCINA7 (I)
ADCINA7 (I)
17-16
ADCINB0 (I)
ADCINB0 (I)
19-18
ADCINB1 (I)
ADCINB1 (I)
21-20
AIO10 (I/O)
ADCINB2 (I), COMP1B (I)
23-22
ADCINB3 (I)
ADCINB3 (I)
25-24
AIO12 (I/O)
ADCINB4 (I), COMP2B (I)
27-26
ADCINB5 (I)
ADCINB5 (I)
29-28
AIO14 (I/O)
ADCINB6 (I), COMP3B (1)
31-30
ADCINB7 (I)
ADCINB7 (I)
AIOMUX2 Register bits
AIOMUX2 bits = 0,x
AIOMUX2 bits = 1,x
1-0
ADCINA0 (I)
ADCINA0 (I)
3-2
ADCINA1 (I)
ADCINA1 (I)
5-4
AIO18 (I/O)
ADCINA2 (I), COMP4A (I)
7-6
ADCINA3 (I)
ADCINA3 (I)
9-8
AIO20 (I/O)
ADCINA4 (I), COMP5A (I)
11-10
ADCINA5 (I)
ADCINA5 (I)
13-12
AIO22 (I/O)
ADCINA6 (I), COMP6A (1)
15-14
ADCINA7 (I)
ADCINA7 (I)
17-16
ADCINB0 (I)
ADCINB0 (I)
19-18
ADCINB1 (I)
ADCINB1 (I)
21-20
AIO26 (I/O)
ADCINB2 (I), COMP4B (I)
23-22
ADCINB3 (I)
ADCINB3 (I)
25-24
AIO28 (I/O)
ADCINB4 (I), COMP5B (I)
27-26
ADCINB5 (I)
ADCINB5 (I)