background image

www.ti.com

PCB Layout Guideline

2.4.4

Charger Cut-Off by Thermistor

1. Slowly increase the output voltage of PS2 until Ibat = 0 ± 10mA.

Measure

V(J4(TS)) = 2.44V ± 200mV

Observe

D7 (STAT1) off; D8 (STAT2) off.

2. Slowly decrease the output voltage of PS2 to 1.4V ± 0.1V.

Measure

V(J4(TS)) = 1.4V ± 100mV

Measure

Ibat = 3000mA ± 300mA (bq24610/617)

Measure

Ibat = 0mA ± 100mA (bq24616)

Measure

Ibat = 375mA ± 150mA (bq2463x)

Observe

D7 (STAT1) on; D8 (STAT2) off (bq24610/617/630)

Observe

D7 (STAT1) off; D8 (STAT2) off (bq24616)

3. Slowly decrease the output voltage of PS2.

Charge will resume. Continue to decrease the output voltage of PS2 slowly until Ibat = 0 ±10mA.
Measure

V(J4(TS)) = 1.14V ± 200mV

Observe

D7 (STAT1) off; D8 (STAT2) off.

4. Slowly increase the output voltage of PS2 to 1.8V ± 100mV.

Measure

Ibat = 3000mA ± 200mA

Observe

D7 (STAT1) on; D8 (STAT2) off.

2.4.5

Power Path Selection

1. Take off JP5 (Disable the charging)

Observe

D3 (CE) off; D7 (STAT1) off.

2. Set JP3 Jumper On 2-3 (VPULLUP and VEXT). Connect the output of the power supply #3 to

J2(VEXT, GND). Set the power supply #3 for 3.3V ± 200mVDC, 1.0 ± 0.1A current limit.

3. Set the Load #2 output voltage to 16.5V ± 500mV.
4. Measure

V(J5(SYS)) = 24V ± 1V (adapter connected to system)

Observe

D4 (ACDRV) on, D6 (BATDRV) off, D5 (PG) on, D7 (STAT1) off, D8 (STAT2) off.

5. Turn off PS#1.
6. Measure

V(J5(SYS)) = 16.5V ± 0.5V (battery connected to system)

7. Observe

D4 (ACDRV) off, D6 (BATDRV) on, D5 (PG) off, D7 (STAT1) off, D8 (STAT2) off.

8. Turn off power supply #2 and #3. Set JP3 on 1-2 (VPULLUP and VREF).

3

PCB Layout Guideline

1. It is critical that the exposed power pad on the backside of the bq2461x/bq2463x package be soldered

to the PCB ground. Make sure there are sufficient thermal vias right underneath the IC, connecting to
the ground plane on the other layers.

2. The control stage and the power stage should be routed separately. At each layer, the signal ground

and the power ground are connected only at the power pad.

3. AC current sense resistor must be connected to ACP and ACN with a Kelvin contact. The area of this

loop must be minimized. The decoupling capacitors for these pins should be placed as close to the IC
as possible.

4. Charge current sense resistor must be connected to SRP, SRN with a Kelvin contact. The area of this

loop must be minimized. The decoupling capacitors for these pins should be placed as close to the IC
as possible.

5. Decoupling capacitors for DCIN, VREF, VCC, REGN should make the interconnections to the IC as

short as possible.

6. Decoupling capacitors for BAT must be placed close to the corresponding IC pins and make the

interconnections to the IC as short as possible.

7. Decoupling capacitor(s) for the charger input must be placed close to top buck FET's drain and bottom

buck FET’s source.

7

SLUU396A – January 2010 – Revised July 2010

bq2461x/bq2463x EVM (HPA422) Multi-Cell Synchronous Switch-Mode Charger

Copyright © 2010, Texas Instruments Incorporated

Summary of Contents for bq2461 Series

Page 1: ...ls Board Layout and Schematics 8 4 1 Bill of Materials 8 5 Board Layout 11 6 Schematics 19 List of Figures 1 Original Test Setup for HPA422 bq2461x bq2463x EVM 5 2 Top Layer 11 3 2nd Layer 12 4 3rd Layer 13 5 Bottom Layer 14 6 Top Assembly 15 7 Bottom Assembly 16 8 Top Silkscreen 17 9 Bottom Silkscreen 18 10 bq2461x bq2463x EVM Schematic 19 List of Tables 1 I O Description 2 2 Controls and Key Par...

Page 2: ...on The bq2461x bq2463x automatically restarts the charge cycle if the battery voltage falls below an internal threshold and enters a low quiescent current sleep mode when the input voltage falls below the battery voltage The dynamic power management DPM function modifies the charge current depending on system load conditions avoiding ac adapter overload High accuracy current sense amplifiers enabl...

Page 3: ...On LED has no power source when off VPULLUP setting Jumper On 1 2 VPULLUP and JP3 1 2 Connect VPULLUP to VREF VREF 2 3 Connect VPULLUP to VEXT JP4 The pull up voltage source of ACDRV and BATDRV LED logic circuit Jumper on CHGEN setting JP5 Jumper on CHGEN to VPULLUP Jumper Off Jumper off CHGEN is set to low by pull down resistor 1 5 Recommended Operating Conditions Table 3 Recommended Operating Co...

Page 4: ... Jxx terminals are shorted Jxx OFF Internal jumper Jxx terminals are open Jxx YY ON Internal jumper Jxx adjacent terminals marked as YY are shorted Measure A B Check specified parameters A B If measured values are not within specified limits the unit under test has failed Observe A B Observe if A B occur If they do not occur the unit under test has failed Assembly drawings have location for jumper...

Page 5: ...n series with a current meter multimeter to J1 VIN GND 3 Connect a voltage meter across J1 VIN GND 4 Set the power supply 2 for 0V 100mVDC 1 0 0 1A current limit and then turn off supply 5 Connect the output of the power supply 2 to J4 and J5 TS GND 6 Connect Load 1 in series with a current meter to J5 SYS GND Turn off Load 1 7 Connect Load 2 in series with a current meter to J5 BAT GND Turn off L...

Page 6: ...Turn on the Load 2 Set the output voltage to 12V bq2461x or 2V bq2463x 3 Connect the output of the Load 1 in series with a current meter multimeter to J5 SYS GND Make sure a voltage meter is connected across J5 SYS GND Turn on the power of the Load 1 Set the load current to 3 0A 50mA but disable the load 1 The setup is now like Figure 1 for HPA422 Make sure Ibat 0A 10mA and Isys 0A 10mA 4 Put JP5 ...

Page 7: ...DRV off D6 BATDRV on D5 PG off D7 STAT1 off D8 STAT2 off 8 Turn off power supply 2 and 3 Set JP3 on 1 2 VPULLUP and VREF 3 PCB Layout Guideline 1 It is critical that the exposed power pad on the backside of the bq2461x bq2463x package be soldered to the PCB ground Make sure there are sufficient thermal vias right underneath the IC connecting to the ground plane on the other layers 2 The control st...

Page 8: ... 805 STD STD 2 2 2 2 1 0uF 50V C12 C14 Capacitor Ceramic 50V X5R 20 1206 STD STD 1 1 1 1 2 2uF 50V C2 Capacitor Ceramic 50V X7R 20 1206 STD STD 0 0 0 0 C32 Capacitor Ceramic 50V X7R 20 1206 STD STD 6 6 6 6 10uF 50V C10 C11 C20 Capacitor Ceramic 50V Y5V 1812 STD STD C23 C28 C29 20 80 0 0 0 0 C25 C27 Capacitor Ceramic 50V X5R 20 1812 STD STD 0 0 0 0 D11 Diode Zener 7 5V 350 mW SOT 23 BZX84C7V5 Diode...

Page 9: ...d Std 2 2 2 2 10k R29 R30 Resistor Chip 1 16W 1 603 Std Std 6 6 6 6 100k R3 Resistor Chip 1 16W 1 603 Std Std R20 R32 R33 R37 R38 1 1 1 1 10k R16 Resistor Chip 1 10W 1 805 Std Std 1 1 1 1 100k R15 Resistor Chip 1 10W 1 805 Std Std 1 1 1 1 22 1k R12 Resistor Chip 1 10W 1 805 Std Std 1 1 1 1 32 4k R7 Resistor Chip 1 10W 1 805 Std Std 4 4 4 4 100k R6 R11 R23 R Resistor Chip 1 10W 1 805 Std Std 28 1 1...

Page 10: ...3 2N7002DICT Q6 Q8 Q9 MOSFET N ch 60V 115mA SOT23 2N7002DICT Vishay Liteon 1 2Ohms 3 3 3 3 SI4401BDY Q1 Q2 Q5 MOSFET PChan 40V 18A S0 8 SI4401BDY Vishay T1 GE Note 5 9 2millohm FDS4141 Siliconxi FDS4141 Fairchild 2 2 2 2 FDS8447 Q3 Q4 MOSFET NChan 40V 50A 4 5 S0 8 FDS8447 Vishay millohm Siliconix 2 2 2 2 TP0610K Q7 Q10 Mosfet P Ch 60V Rds 6 ohms Id SOT 23 TP0610K Vishay 185 mA Siliconix 1 1 1 1 PC...

Page 11: ...com Board Layout 5 Board Layout Figure 2 Top Layer 11 SLUU396A January 2010 Revised July 2010 bq2461x bq2463x EVM HPA422 Multi Cell Synchronous Switch Mode Charger Copyright 2010 Texas Instruments Incorporated ...

Page 12: ...Board Layout www ti com Figure 3 2nd Layer 12 bq2461x bq2463x EVM HPA422 Multi Cell Synchronous Switch Mode Charger SLUU396A January 2010 Revised July 2010 Copyright 2010 Texas Instruments Incorporated ...

Page 13: ...www ti com Board Layout Figure 4 3rd Layer 13 SLUU396A January 2010 Revised July 2010 bq2461x bq2463x EVM HPA422 Multi Cell Synchronous Switch Mode Charger Copyright 2010 Texas Instruments Incorporated ...

Page 14: ...oard Layout www ti com Figure 5 Bottom Layer 14 bq2461x bq2463x EVM HPA422 Multi Cell Synchronous Switch Mode Charger SLUU396A January 2010 Revised July 2010 Copyright 2010 Texas Instruments Incorporated ...

Page 15: ...ww ti com Board Layout Figure 6 Top Assembly 15 SLUU396A January 2010 Revised July 2010 bq2461x bq2463x EVM HPA422 Multi Cell Synchronous Switch Mode Charger Copyright 2010 Texas Instruments Incorporated ...

Page 16: ...rd Layout www ti com Figure 7 Bottom Assembly 16 bq2461x bq2463x EVM HPA422 Multi Cell Synchronous Switch Mode Charger SLUU396A January 2010 Revised July 2010 Copyright 2010 Texas Instruments Incorporated ...

Page 17: ...w ti com Board Layout Figure 8 Top Silkscreen 17 SLUU396A January 2010 Revised July 2010 bq2461x bq2463x EVM HPA422 Multi Cell Synchronous Switch Mode Charger Copyright 2010 Texas Instruments Incorporated ...

Page 18: ...d Layout www ti com Figure 9 Bottom Silkscreen 18 bq2461x bq2463x EVM HPA422 Multi Cell Synchronous Switch Mode Charger SLUU396A January 2010 Revised July 2010 Copyright 2010 Texas Instruments Incorporated ...

Page 19: ...atics 6 Schematics Figure 10 bq2461x bq2463x EVM Schematic 19 SLUU396A January 2010 Revised July 2010 bq2461x bq2463x EVM HPA422 Multi Cell Synchronous Switch Mode Charger Copyright 2010 Texas Instruments Incorporated ...

Page 20: ...roduct This notice contains important safety information about temperatures and voltages For additional information on TI s environmental and or safety programs please contact the TI application engineer or visit www ti com esh No license is granted under any patent right or other intellectual property right of TI covering or relating to any machine process or combination in which such TI products...

Page 21: ...o change without notice TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource Other reproduction and display of these resources is prohibited No license is granted to any other TI intellectual property right or to any third party intellectual property right TI disclaims responsibility for and you will fully indemn...

Reviews: