![TENX TECHNOLOGY TM57PE10 User Manual Download Page 29](http://html.mh-extra.com/html/tenx-technology/tm57pe10/tm57pe10_user-manual_1087886029.webp)
Advance Information
UM-TM57PE10_E
8-Bit Microcontroller
29
tenx technology inc.
Preliminary
Rev 1.4, 2012/01/19
MEMORY MAP
F-Plane
Name
Address R/W Rst
Description
INDF
00.7~0
R/W
-
Not a physical register, addressing INDF actually point to the register
whose address is contained in the FSR register
TIMER0
01.7~0
R/W
0 Timer0 content
PC
02.7~0
R/W
0 Programming Counter [7~0]
-
03.7
-
-
Reserved
GBIT1
03.6
R/W
0 General purpose bit 1
-
03.5
-
-
Reserved
TO
03.4
R
0 WDT time out flag
PD
03.3
R
0 Sleep mode flag
ZFLAG
03.2
R/W
0 Zero flag
DCFLAG
03.1
R/W
0 Decimal Carry flag
CFLAG
03.0
R/W
0 Carry flag
GBIT2
04.7
R/W
0 General purpose bit 2
FSR
04.6~0
R/W
-
File Select Register, indirect address mode pointer
PAD7
05.7
R
-
PA7 pin state
PAD
05.6~0
R
-
Port A pin or “data register” state
W
7F Port A output data register
PBD
06.7~0
R
-
Port B pin or “data register” state
W
FF Port B output data register
PWM0IE
08.7
R/W
0 PWM0 interrupt enable, 1=enable, 0=disable
TM2IE
08.6
R/W
0 Timer2 interrupt enable, 1=enable, 0=disable
CMPIE
08.5
R/W
0 Comparator interrupt enable, 1=enable, 0=disable
TM0IE
08.4
R/W
0 Timer0 interrupt enable, 1=enable, 0=disable
WKTIE
08.3
R/W
0 Wakeup Timer interrupt enable, 1=enable, 0=disable
XINT2E
08.2
R/W
0 INT2 pin interrupt enable, 1=enable, 0=disable
XINT1E
08.1
R/W
0 INT1 pin interrupt enable, 1=enable, 0=disable
XINT0E
08.0
R/W
0 INT0 pin interrupt enable, 1=enable, 0=disable
PWM0I
09.7
R
-
PWM0 interrupt event pending flag, set by H/W while PWM0 overflows
W
0 write 0: clear this flag; write 1: no action
TM2I
09.6
R
-
Timer2 interrupt event pending flag, set by H/W while Timer2 overflows
W
0 write 0: clear this flag; write 1: no action
CMPI
09.5
R
-
Comparator interrupt event pending flag
W
0 write 0: clear this flag; write 1: no action
TM0I
09.4
R
-
Timer0 interrupt event pending flag, set by H/W while Timer0 overflows
W
0 write 0: clear this flag; write 1: no action
WKTI
09.3
R
-
WKT interrupt event pending flag, set by H/W while WKT time out
W
0 write 0: clear this flag; write 1: no action
XINT2
09.2
R
-
INT2 interrupt event pending flag, set by H/W at INT2 pin’s falling edge
W
0 write 0: clear this flag; write 1: no action