21
22” TFT TV Service Manual
13/10/2004
pulses during the vertical interval. The COAST signal is generally
not
required for
PC-generated signals. The logic sense of this pin is controlled by Coast Polarity
(register 0FH, Bit 3). When not used, this pin may be grounded and Coast Polarity
programmed to 1, or tied HIGH (to VD through a 10 k resistor) and Coast Polarity
programmed to 0. Coast Polarity defaults to 1 at power-up.
REF BYPASS
Internal Reference BYPASS
Bypass for the internal 1.25 V band gap reference. It should be connected to
ground through a 0.1 µF capacitor. The absolute accuracy of this reference is ±4%,
and the temperature coefficient is ±50 ppm, which is adequate for most AD9883A
applications. If higher accuracy is required, an external reference may be
employed instead.
MIDSCV
Midscale Voltage Reference BYPASS
Bypass for the internal midscale voltage reference. It should be connected to
ground through a 0.1 µF capacitor. The exact voltage varies with the gain setting of
the BLUE channel.
FILT
External Filter Connection
For proper operation, the pixel clock generator PLL requires an external filter.
Connect the filter shown in Figure 6 to this pin. For optimal performance, minimize
noise and parasitics on this node.
POWER SUPPLY
V
D
Main Power Supply
These pins supply power to the main elements of the circuit. They should be as
quiet and filtered as possible.
V
DD
Digital Output Power Supply
A large number of output pins (up to 25) switching at high speed (up to 110 MHz)
generate a lot of power supply transients (noise). These supply pins are identified
separately from the VD pins so special care can be taken to minimize output noise
transferred into the sensitive analog circuitry. If the AD9883A is interfacing with
lower voltage logic, VDD may be connected to a lower supply voltage (as low as
2.5 V) for compatibility.
V
D
Clock Generator Power Supply
The most sensitive portion of the AD9883A is the clock generation circuitry. These
pins provide power to the clock PLL and help the user design for optimal
performance. The designer should provide “quiet,” noise-free power to these pins.
GND
Ground
The ground return for all circuitry on chip. It is recommended that the AD9883A be
assembled on a single solid ground plane, with careful attention to ground current
paths.
Summary of Contents for 17MB10
Page 1: ...TEAC 22 TFT IDTV SERVICE MANUAL ...
Page 43: ...39 22 TFT TV Service Manual 13 10 2004 ...
Page 47: ...43 22 TFT TV Service Manual 13 10 2004 ...
Page 48: ...44 22 TFT TV Service Manual 13 10 2004 ...
Page 62: ...58 22 TFT TV Service Manual 13 10 2004 14 2 DIGITAL ...
Page 63: ...59 22 TFT TV Service Manual 13 10 2004 15 CIRCUIT DIAGRAMS 15 1 ANALOG 17AMP08 001 ...
Page 64: ...60 22 TFT TV Service Manual 13 10 2004 17AMP08 002 ...
Page 65: ...61 22 TFT TV Service Manual 13 10 2004 17MB10 001 ...
Page 66: ...62 22 TFT TV Service Manual 13 10 2004 17MB10 002 ...
Page 67: ...63 22 TFT TV Service Manual 13 10 2004 17MB10 003 ...
Page 68: ...64 22 TFT TV Service Manual 13 10 2004 17SC10 1 001 ...
Page 69: ...65 22 TFT TV Service Manual 13 10 2004 17SC10 1 002 ...
Page 70: ...66 22 TFT TV Service Manual 13 10 2004 17SC10 1 003 ...
Page 71: ...67 22 TFT TV Service Manual 13 10 2004 17SC10 1 004 ...
Page 72: ...68 22 TFT TV Service Manual 13 10 2004 15 2 DIGITAL ...
Page 73: ...69 22 TFT TV Service Manual 13 10 2004 ...
Page 74: ...70 22 TFT TV Service Manual 13 10 2004 ...
Page 75: ...71 22 TFT TV Service Manual 13 10 2004 ...
Page 76: ...72 22 TFT TV Service Manual 13 10 2004 ...