2-24
X8DTN+ User's Manual
JPG1
JPL1
JWD
JF1
JPW4
JPW3
JPW1
Fan1
Fan3
Fan4
Fan8
JWF1
JBT1
LE1
JK1
JWOR1
JL1
JI2C2
JI2C1
JD1
COM1
J11
J100
CPU1Fan
OH LED
CPU2
Floppy
IDE
JP3
USB7
USB6
USB4
SEPC
Slot6 PCI-E2.0 X8
Slot5 PCI-E X4
Slot4 PCI-E2.0 X8
Slot3 PCI-X 133MHZ
Slot2 PCI-X 100/133MHZ
Slot1 PCI-X 100/133MHZ
LAN2
VGA
KB/MS
Clear CMOS
IPMB
I-SA
TA
0
PWR I2C
Fan7
CPU2 Fan
XDP
CPU1
USB0/1
T-SGPIO2
T-SGPIO1
LAN1
Slot0 PCI-U
COM2
Fan6
P1 DIMM3A
P1 DIMM3B
P1 DIMM3C
P1 DIMM2A
P1 DIMM2B
P1 DIMM2C
P1 DIMM1A
P1 DIMM1B
P1 DIMM1C
SIMLP
Battery
VGA
CTRL
FP
CTRL
Fan2
P2 DIMM1C
P2 DIMM1B
P2 DIMM1A
P2 DIMM2C
P2 DIMM2B
P2 DIMM2A
P2 DIMM3C
P2 DIMM3B
P2 DIMM3A
J101
J102
J103
J104
J105
J106
J107
J108
Fan5
I-S
ATA
1
I-SA
TA
2
I-SA
TA
3
I-SA
TA
4
I-SA
TA
5
X8DTN+
BIOS
LAN
CTRL
S I/O
Intel 5520
Intel ICH10R
(South Bridge)
PXH
IPMI
SPI
SPKR
JP7
JP5
(North Bridge)
JOH1
Rev
. 2.0
JP6
JPP0
JPP1
JTPM1
TPM Header
JWOL1
Fan Headers
The X8DTN+ has six chassis/system
fan headers (Fan1 to Fan6) and two
CPU fans (Fan7/Fan8) on the moth-
erboard. All these 4-pin fans headers
are backward compatible with the
traditional 3-pin fans. However, 3-pin
fans do not support fan speed control.
Fan speed control is available for 4-pin
fans only. The onboard fan speeds
are controlled by Thermal Manage-
ment via Hardware Monitoring in the
Advanced Setting in the BIOS. (The
Default setting is Disabled.) See the
table on the right for pin defi nitions.
Fan Header
Pin Defi nitions
Pin# Defi nition
1
Ground
2
+12V
3
Tachometer
4
PWR Modulation
B
C
F
E
D
A
A. Fan 1
B. Fan 2
C. Fan 3
D. Fan 4
E. Fan 5
F. Fan 6
G. Fan 7 (CPU2 Fan)
H. Fan 8 (CPU1 Fan)
G
H
Summary of Contents for X8DTN+
Page 1: ...X8DTN USER S MANUAL Revision 1 0c ...
Page 58: ...2 38 X8DTN User s Manual Notes ...
Page 64: ...3 6 X8DTN User s Manual Notes ...
Page 94: ...A 2 X8DTN User s Manual Notes ...
Page 98: ...B 4 X8DTN User s Manual Notes ...