Flexible static memory controller (FSMC)
RM0090
1554/1731
DocID018909 Rev 11
Figure 446. Multiplexed write accesses
The difference with mode D is the drive of the lower address byte(s) on the databus.
Table 235. FSMC_BCRx bit fields
Bit No.
Bit name
Value to set
31-21
Reserved
0x000
19
CBURSTRW
0x0 (no effect on asynchronous mode)
18:16
CPSIZE
0x0 (no effect on asynchronous mode)
15
ASYNCWAIT
Set to 1 if the memory supports this feature. Otherwise keep at
0.
14 EXTMOD
0x0
13
WAITEN
0x0 (no effect on asynchronous mode)
12
WREN
As needed
11
WAITCFG
Don’t care
10
WRAPMOD
0x0
9
WAITPOL
Meaningful only if bit 15 is 1
8 BURSTEN
0x0
7 Reserved
0x1
6 FACCEN
0x1
5-4 MWID
As
needed
3-2
MTYP[0:1]
0x2 (NOR Flash memory)
A[25:16]
NOE
ADD
S
ET (DATA
S
T + 1)
Memory tr
a
n
sa
ction
NEx
AD[15:0]
HCLK cycle
s
HCLK cycle
s
NWE
NADV
d
a
t
a
driven by F
S
MC
a
i15569
1HCLK
ADDHLD
HCLK cycle
s
Lower
a
ddre
ss