Power controller (PWR)
RM0090
142/1731
DocID018909 Rev 11
5.4.2
PWR power control/status register (PWR_CSR)
for STM32F405xx/07xx and STM32F415xx/17xx
Address offset: 0x04
Reset value: 0x0000 0000 (not reset by wakeup from Standby mode)
Additional APB cycles are needed to read this register versus a standard APB read.
Bit 4
PVDE:
Power voltage detector enable
This bit is set and cleared by software.
0: PVD disabled
1: PVD enabled
Bit 3
CSBF
: Clear standby flag
This bit is always read as 0.
0: No effect
1: Clear the SBF Standby Flag (write).
Bit 2
CWUF:
Clear wakeup flag
This bit is always read as 0.
0: No effect
1: Clear the WUF Wakeup Flag
after 2 System clock cycles
Bit 1
PDDS
: Power-down deepsleep
This bit is set and cleared by software. It works together with the LPDS bit.
0: Enter Stop mode when the CPU enters deepsleep. The regulator status depends on the
LPDS bit.
1: Enter Standby mode when the CPU enters deepsleep.
Bit 0
LPDS:
Low-power deepsleep
This bit is set and cleared by software. It works together with the PDDS bit.
0: Voltage regulator on during Stop mode
1: Voltage regulator in low-power mode during Stop mode
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Res
VOS
RDY
Reserved
BRE
EWUP
Reserved
BRR
PVDO
SBF
WUF
r
rw
rw
r
r
r
r
Bits 31:15 Reserved, must be kept at reset value.
Bit 14
VOSRDY
: Regulator voltage scaling output selection ready bit
0: Not ready
1: Ready