DocID025202 Rev 7
308/1080
RM0365
Analog-to-digital converters (ADC)
392
give all the possible external triggers of the two ADCs for regular and
injected conversion.
Table 87. ADC1 (master) & 2 (slave) - External triggers for regular channels
Name
Source
Type
EXTSEL[3:0]
EXT0
TIM1_CC1 event
Internal signal from on chip timers
0000
EXT1
TIM1_CC2 event
Internal signal from on chip timers
0001
EXT2
TIM1_CC3 event
Internal signal from on chip timers
0010
EXT3
TIM2_CC2 event
Internal signal from on chip timers
0011
EXT4
TIM3_TRGO event
Internal signal from on chip timers
0100
EXT5
TIM4_CC4 event
Internal signal from on chip timers
0101
EXT6
EXTI line 11
External pin
0110
EXT7
Reserved
0111
EXT8
Reserved
1000
EXT9
TIM1_TRGO event
Internal signal from on chip timers
1001
EXT10
TIM1_TRGO2 event
Internal signal from on chip timers
1010
EXT11
TIM2_TRGO event
Internal signal from on chip timers
1011
EXT12
TIM4_TRGO event
Internal signal from on chip timers
1100
EXT13
TIM6_TRGO event
Internal signal from on chip timers
1101
EXT14
TIM15_TRGO event
Internal signal from on chip timers
1110
EXT15
TIM3_CC4 event
Internal signal from on chip timers
1111
Table 88. ADC1 & ADC2 - External trigger for injected channels
Name
Source
Type
JEXTSEL[3..0]
JEXT0
TIM1_TRGO event
Internal signal from on chip timers
0000
JEXT1
TIM1_CC4 event
Internal signal from on chip timers
0001
JEXT2
TIM2_TRGO event
Internal signal from on chip timers
0010
JEXT3
TIM2_CC1 event
Internal signal from on chip timers
0011
JEXT4
TIM3_CC4 event
Internal signal from on chip timers
0100
JEXT5
TIM4_TRGO event
Internal signal from on chip timers
0101
JEXT6
EXTI line 15
External pin
0110
JEXT7
Reserved
-
0111
JEXT8
TIM1_TRGO2 event
Internal signal from on chip timers
1000
JEXT9
Reserved
1001
JEXT10
Reserved
1010
JEXT11
TIM3_CC3 event
Internal signal from on chip timers
1011
JEXT12
TIM3_TRGO event
Internal signal from on chip timers
1100