CXD5602 User Manual
-
253/1010
-
3.9.4.6
Clock Control from Internal Sequencers
To reduce power consumption, the firmware of the internal sequencers attempts to stop as many as clocks as
possible during Sleep. Also, since SPI, I2C0, and I2C1 are master devices, each of their clocks are controlled by
the internal sequencers so they operate only during data transfer (Table SCU (Sensor Control Unit)-94). The
CK_SCU_32K and CK_SCU_SCU_SC clocks are required for operation of the internal sequencers but since they
are not controlled by the internal sequencers, they must be turned ON from the CPU for operation of the SCU.
Table SCU (Sensor Control Unit)-86 Clock Control from the Internal Sequencers
SCU Clock Name
During Internal Sequencer
Sleep
During Internal Sequencer Active
CK_SCU_SCU
OFF
ON
CK_SCU_SCU_SC
Not controlled
CK_SCU_SCU_SPI
OFF
ON only during SPI transfer, OFF all other times
CK_SCU_SCU_I2C0
OFF
ON only during I2C0 transfer, OFF all other times
CK_SCU_SCU_I2C1
OFF
ON only during I2C1 transfer, OFF all other times
CK_SCU_SCU_SEQ
OFF
ON
CK_SCU_32K
Not controlled
3.9.4.7
Clock Control from CPU
When viewed from the SYSCPU, the ON/OFF control of the internal sequencer clocks change automatically
during the operation of the internal sequencers. During the operation of the internal sequencers, ON/OFF
switching of the internal sequencer clocks cannot be controlled by the SYSCPU, and is automatically performed.
The CPU must supply the clocks so that the ON/OFF control of internal sequencer clocks can be properly
performed (Table SCU (Sensor Control Unit)-95).
Summary of Contents for CXD5602
Page 1: ...CXD5602 User Manual 1 1010 CXD5602 User Manual ...
Page 36: ...CXD5602 User Manual 36 1010 2 3 Block Diagram Figure Block Diagram 1 CXD5602 Block Diagram ...
Page 144: ...CXD5602 User Manual 144 1010 GNSS_RAMMODE_SEL 0x3F000FFF SRAM GNSS BB 0 5 ON ...
Page 835: ...CXD5602 User Manual 835 1010 enable disable ...