![Silicon Laboratories Si5340 Manual Download Page 40](http://html1.mh-extra.com/html/silicon-laboratories/si5340/si5340_manual_1271791040.webp)
S i 5 3 4 1 / 4 0
40
Preliminary Rev. 0.9
8. Package Outlines
8.1. Si5341 9x9 mm 64-QFN Package Diagram
Figure 14 illustrates the package details for the Si5341. Table 18 lists the values for the dimensions shown in the
illustration.
Figure 14. 64-Pin Quad Flat No-Lead (QFN)
Table 18. Package Dimensions
Dimension
Min
Nom
Max
A
0.80
0.85
0.90
A1
0.00
0.02
0.05
b
0.18
0.25
0.30
D
9.00 BSC
D2
5.10
5.20
5.30
e
0.50 BSC
E
9.00 BSC
E2
5.10
5.20
5.30
L
0.30
0.40
0.50
aaa
—
—
0.10
bbb
—
—
0.10
ccc
—
—
0.08
ddd
—
—
0.10
Notes:
1.
All dimensions shown are in millimeters (mm) unless otherwise noted.
2.
Dimensioning and Tolerancing per ANSI Y14.5M-1994.
3.
This drawing conforms to the JEDEC Solid State Outline MO-220.
4.
Recommended card reflow profile is per the JEDEC/IPC J-STD-020
specification for Small Body Components.