Table 9.3. Si5332 40-QFN Registers
Register Field Name
Address
Base
Bit
Length
R/W/RW
Description
Device Mode
OUT0_MODE
7A
0
4
RW
Software interpreted driver configu-
ration. See
.
READY
OUT0_DIV
7B
0
6
RW
Driver divider ratio.
0 = disabled
1-63 = divide value
READY
OUT0_SKEW
7C
0
3
RW
Skew control. Programmed as an
unsigned integer. Can add delay of
35 ps/step up to 280 ps.
READY
OUT0_STOP_HIGHZ
7D
0
1
RW
Driver output state when stopped.
0 = low-Z
1 = high-Z
READY
OUT0_CMOS_INV
7D
4
2
RW
Sets the polarity of the two outputs
in dual CMOS mode.
0 = no inversion
1 = OUT0b inverted
READY
OUT0_CMOS_SLEW
7E
0
2
RW
Controls CMOS slew rate from fast
to slow.
00 = fastest
01 = slow
10 = slower
11 = slowest
READY
OUT0_CMOS_STR
7E
2
1
RW
CMOS output impedance control.
0 = 50 Ω
1 = 25 Ω
READY
OUT1_MODE
7F
0
4
RW
Software interpreted driver configu-
ration. See
.
READY
OUT1_DIV
80
0
6
RW
Driver divider ratio.
0 = disabled
1-63 = divide value
READY
OUT1_SKEW
81
0
3
RW
Skew control. Programmed as an
unsigned integer. Can add delay of
35 ps/step up to 280 ps.
READY
OUT1_STOP_HIGHZ
82
0
2
RW
Driver output state when stopped.
0 = low-Z
1 = high-Z
READY
Si5332-AM1/2/3 Automotive Grade Device Reference Manual
Register Map
silabs.com
| Building a more connected world.
Preliminary Rev. 0.1 | 48