C8051F2xx-DK
Rev. 0.6
7
6.4. Analog I/O (J5, J6, J7, Terminal Block)
An Analog I/O Configuration connector (J6) provides the ability to route analog I/O signals from the C8051F2xx to
a terminal block in addition to connector J2 by installing shorting blocks on J6. Additionally, if shorting blocks are
installed on J5 and J7, the analog signals routed through J6 can be inputs to the C8051F2xx at port pins P3.0
and/or P3.1. The port pins can then be configured as inputs to the on-chip ADC for evaluation. J6 also allows the
user to route analog signals from the terminal block to port pins P1.3 and P1.4. These port pin can then be
configured as inputs to Comparator 1. The PWM signal from the low-pass filter is also routed to J6 to provide a
user controlled analog voltage level. This signal can then be used to evaluate the on-chip ADC by placing a
shorting block on J6 (provided the J5 or J7 header is shorted). Refer to Figure 3 to determine the shorting block
installation positions required to create the desired analog signal paths. Refer to Table 3 for terminal block
connections and Table 4 for J6 pin definitions.
Figure 3. J6 Analog I/O Configuration Connector
6.5. VDD Monitor Disable (J1)
The VDD Monitor of the C8051F2xx may be disabled by moving the shorting block on J1 from pins 1-2 to pins 2-3,
as shown in Figure 4.
Figure 4. VDD Monitor Hardware Setup
Table 3. Terminal Block Pin Descriptions
Pin #
Description
1
VREF
2
GND
7
AIN2
8
AIN1
Table 4. J6 Connector Pin Descriptions
Pin #
Description
1
P1.4/CP1-
2, 9, 10
NC
3
AIN2
4
P3.0AIN
5
P1.3/CP1+
6
PWM
7
AIN1
8
P3.1AIN
J6
P1.4/CP1-
P1.3/CP1+
AIN1
Pin 1
Pin 2
AIN1
AIN2
GND
Vref
PWM
P3.1AIN
AIN2
P3.0AIN
J5
J7
P3.0
P3.1
1
3
2
MONEN