14. Direct Memory Access Controller (DMAC)
Rev.1.00 Jan. 10, 2008 Page 671 of 1658
REJ09B0261-0100
Table 14.2 Register Configuration of the DMAC (2)
Channel Name
Abbrev.
Power-on
Reset
by
PRESET
Pin/WDT/
H-UDI
Manual
Reset
by
WDT/Multiple
Exception
Sleep
by SLEEP
instruction
Deep Sleep
by SLEEP
instruction
(DSLP = 1)
Module
Standby
0
DMA source address register 0
SAR0
Undefined Undefined Retained Retained Retained
DMA destination address register 0
DAR0
Undefined
Undefined
Retained
Retained
Retained
DMA transfer count register 0
TCR0
Undefined Undefined Retained Retained Retained
DMA channel control register 0
CHCR0
H'4000 0000 H'4000 0000
Retained
Retained
Retained
1
DMA source address register 1
SAR1
Undefined Undefined Retained Retained Retained
DMA destination address register 1
DAR1
Undefined
Undefined
Retained
Retained
Retained
DMA transfer count register 1
TCR1
Undefined Undefined Retained Retained Retained
DMA channel control register 1
CHCR1
H'4000 0000 H'4000 0000
Retained
Retained
Retained
2
DMA source address register 2
SAR2
Undefined Undefined Retained Retained Retained
DMA destination address register 2
DAR2
Undefined
Undefined
Retained
Retained
Retained
DMA transfer count register 2
TCR2
Undefined Undefined Retained Retained Retained
DMA channel control register 2
CHCR2
H'4000 0000 H'4000 0000
Retained
Retained
Retained
3
DMA source address register 3
SAR3
Undefined Undefined Retained Retained Retained
DMA destination address register 3
DAR3
Undefined
Undefined
Retained
Retained
Retained
DMA transfer count register 3
TCR3
Undefined Undefined Retained Retained Retained
DMA channel control register 3
CHCR3
H'4000 0000 H'4000 0000
Retained
Retained
Retained
0 to 5
DMA operation register 0
DMAOR0 H'0000
H'0000
Retained
Retained
Retained
4
DMA source address register 4
SAR4
Undefined Undefined Retained Retained Retained
DMA destination address register 4 DAR4
Undefined
Undefined
Retained
Retained
Retained
DMA transfer count register 4
TCR4
Undefined Undefined Retained Retained Retained
DMA channel control register 4
CHCR4
H'4000 0000 H'4000 0000
Retained
Retained
Retained
5
DMA source address register 5
SAR5
Undefined Undefined Retained Retained Retained
DMA destination address register 5 DAR5
Undefined
Undefined
Retained
Retained
Retained
DMA transfer count register 5
TCR5
Undefined Undefined Retained Retained Retained
DMA channel control register 5
CHCR5
H'4000 0000 H'4000 0000
Retained
Retained
Retained
Summary of Contents for SH7781
Page 4: ...Rev 1 00 Jan 10 2008 Page iv of xxx REJ09B0261 0100 ...
Page 74: ...2 Programming Model Rev 1 00 Jan 10 2008 Page 44 of 1658 REJ09B0261 0100 ...
Page 272: ...8 Caches Rev 1 00 Jan 10 2008 Page 242 of 1658 REJ09B0261 0100 ...
Page 376: ...10 Interrupt Controller INTC Rev 1 00 Jan 10 2008 Page 346 of 1658 REJ09B0261 0100 ...
Page 694: ...13 PCI Controller PCIC Rev 1 00 Jan 10 2008 Page 664 of 1658 REJ09B0261 0100 ...
Page 762: ...14 Direct Memory Access Controller DMAC Rev 1 00 Jan 10 2008 Page 732 of 1658 REJ09B0261 0100 ...
Page 788: ...15 Clock Pulse Generator CPG Rev 1 00 Jan 10 2008 Page 758 of 1658 REJ09B0261 0100 ...
Page 828: ...17 Power Down Mode Rev 1 00 Jan 10 2008 Page 798 of 1658 REJ09B0261 0100 ...
Page 846: ...18 Timer Unit TMU Rev 1 00 Jan 10 2008 Page 816 of 1658 REJ09B0261 0100 ...
Page 1292: ...24 Multimedia Card Interface MMCIF Rev 1 00 Jan 10 2008 Page 1262 of 1658 REJ09B0261 0100 ...
Page 1326: ...25 Audio Codec Interface HAC Rev 1 00 Jan 10 2008 Page 1296 of 1658 REJ09B0261 0100 ...
Page 1482: ...28 General Purpose I O Ports GPIO Rev 1 00 Jan 10 2008 Page 1452 of 1658 REJ09B0261 0100 ...
Page 1538: ...30 User Debugging Interface H UDI Rev 1 00 Jan 10 2008 Page 1508 of 1658 REJ09B0261 0100 ...
Page 1688: ...Appendix Rev 1 00 Jan 10 2008 Page 1658 of 1658 REJ09B0261 0100 ...
Page 1691: ......
Page 1692: ...SH7785 Hardware Manual ...