Circuit Descriptions, Abbreviation List, and IC Data Sheets
9.
9.6
Video: HD Jack Interface (Diagram N)
The Jack High Definition module covers the following functions:
1.
RGB input/output selection.
2.
Matrix circuit to convert YPbPr to RGB.
3.
Sync slicer for YPbPr sync on Y, RGB sync on Green.
4.
Sync selection.
5.
Control Function.
6.
Audio feed-through of signal source.
Figure 9-8 Source selection
9.6.1
RGB in/output selection
The module has two video inputs and one RGB output (going
into the set).
The inputs can also handle 1080i-signals and 480p-signals
(both in RGB format and YPbPr format).
(This selection circuitry is also needed to cope with the various
formats of the non-standardized HD set top box business.)
Video-input (3 cinches, reference number 1993-A-B-C):
•
YPbPr with sync on Y.
•
RGB with sync on green
Note: cinch-inputs are normally used for YPbPr input.
Video-input (D-sub, reference number 1990):
•
YPbPr with sync on Y
Note: D-sub input is normally used for RGB-inputs only.
•
RGB with sync on Green.
•
RGB with separate H and V Sync (called VGA in 480p).
RGB output:
This RGB output of the board is signaled into the set (HOP-
section of SSB, diagram B4).
9.6.2
Matrix
The YPbPr-signal format is converted to RGB via the matrix
function. In 480p-format, the PAL matrix is used, otherwise the
ATSC matrix is used.
The matrix choice is made with TDA8601 (SW1, 7107).
This switch is controlled via the command IO-1 (called MATRIX
SELECT in the figure).
9.6.3
Sync Slicer
The sync slicer extracts the horizontal and vertical
synchronization signals for the HOP (in the set):
•
From the 3-level sync pulses Y of the 1080i YPbPr.
•
From the 3-level sync pulses Green of the 1080i RGB.
•
From the normal sync pulses of the 480p signal.
Explanation of 3-level sync shown in picture:
Figure 9-9 3-level sync signal
Example of a 2-level sync pulse: CVBS-signal with two levels
of sync (-300 mV, 0 mV).
Example of a 3-level sync pulse: ATSC-signal with three levels
of sync (-300 mV, 0 mV, +300 mV).
The amplitudes of the Y, R, G, and B signals are 700 mV;
amplitudes of the Pb and Pr signals are 350 mV.
9.6.4
Sync Selection
If the synchronization is derived from Y or Green, the H and V
sync from the sync-slicer must be selected.
•
When YPbPr-signal or RGB-signal is 480p-format: sync
signals will be V-770 and H-770-2 sync.
•
When YPbPr-signal or RGB-signal is 1080i-format: sync
signals will be V-770 and H-770-3 sync.
When the sync is separate (H and V), the sync of the source
must be selected.
The IO-4, IO-5 control-lines select the sync-inputs of the
HEF4052 (7102).
In the figure, these control-lines are named SYNC_SELECT_2
and SYNC_SELECT_1.
Via IO-6 line (TRISTATE_SYNC), the sync output can be put in
tri-state.
9.6.5
Control Function
The I/O expander, controlled by I
2
C, makes the different
selections.
These selections can be made with the user interface.
Audio
Audio left and audio right are connected via the two cinches
and passed through the module.
9.7
Video: High-end Input Processor (HIP,
Diagram B2)
The HIP TDA932xH contains the following functions:
•
IF demodulation.
•
AFC signal generation, used to track drifting transmitters.
•
Sound carrier re-generation (SIF).
•
Sync acquisition, delivering H
A
, and V
A
.
9.7.1
Inputs
The HIP has various inputs:
•
Full matrix switch with:
–
Two CVBS inputs.
–
Two Y/C (or additional CVBS) inputs.
–
One CVBS front-end input.
H-770-3
H-770-2
RGB_ATSC
RGB_PAL
SND_R_in
SND_L_in
SND_R_out
SND_L_out
FBL
A
B
A,B
RGB output
H_out
V_out
FBL
I03
I01
I04 I05 I06
I02
I/O Expander: M62320
SYNC SELECT 2
SYNC SELECT 1
TRISTATE SYNC
MATRIX SELECT
TRISTATE RGB
RGB SELECT
PAL
MATRIX
ATSC
MATRIX
TDA8601
SW1
TDA8601
SW2
2fH
Sync slicer
HEF 4052
SW-3
1,2
1,2
3
3
V-770
CL 16532043_024.eps
050601
YPbPr/
RGB
H_in
V_in
I2C
Y/G
CL 16532043_022.eps
080501
+ 350
+ 300
- 300
- 350
0
+ 700
+ 300
Y',R',G',B'
P'
B
,P'
R
- 300
0
H
0
Summary of Contents for Chassis EM1.1A AA
Page 51: ...Circuit Diagrams and PWB Layouts 51 EM1 1A AA 7 Layout LSP Top Side ...
Page 53: ...Circuit Diagrams and PWB Layouts 53 EM1 1A AA 7 Layout LSP Overview Bottom Side ...
Page 54: ...54 EM1 1A AA 7 Circuit Diagrams and PWB Layouts Layout LSP Part 1 Bottom Side ...
Page 55: ...Circuit Diagrams and PWB Layouts 55 EM1 1A AA 7 Layout LSP Part 2 Bottom Side ...
Page 56: ...56 EM1 1A AA 7 Circuit Diagrams and PWB Layouts Layout LSP Part 3 Bottom Side ...
Page 57: ...Circuit Diagrams and PWB Layouts 57 EM1 1A AA 7 Layout LSP Part 4 Bottom Side ...
Page 126: ...Revision List EN 126 EM1 1A AA 11 11 Revision List First release ...