BX8804/8805
7/
21
L
IST
OF
T
ABLES
[T
ABLE
1]
P
IN
D
ESCRIPTION
OF
BX8805
(144
‐
TQFP
‐
2020)
............................................................................................
14
[T
ABLE
2]
P
OWER
P
INS
...............................................................................................................................................
19
[T
ABLE
3]
C
LOCK
P
INS
.................................................................................................................................................
19
[T
ABLE
4]
R
ESET
P
IN
...................................................................................................................................................
19
[T
ABLE
5]
CD
‐
DSP
I
NTERFACE
P
IN
................................................................................................................................
20
[T
ABLE
6]
DAC
I
NTERFACE
P
IN
.....................................................................................................................................
20
[T
ABLE
7]
ARM7TDMI™
ICE
S
YSTEM
I
NTERFACE
P
IN
.....................................................................................................
21
[T
ABLE
8]
USB
I
NTERFACE
P
IN
.....................................................................................................................................
21
[T
ABLE
9]
HUART
I
NTERFACE
P
IN
.................................................................................................................................
21
[T
ABLE
10]
SPI
I
NTERFACE
P
IN
.......................................................................................................................................
22
[T
ABLE
11]
SDRAM
I
NTERFACE
.....................................................................................................................................
22
[T
ABLE
12]
ROM/NVRAM
I
NTERFACE
P
IN
......................................................................................................................
23
[T
ABLE
13]
GPIO
D
ESCRIPTION
......................................................................................................................................
24
[T
ABLE
14]
ARM
C
ORE
M
EMORY
M
AP
...........................................................................................................................
27
[T
ABLE
15]
E
XTENDED
M
‐
BUS
S
YSTEM
R
EGISTER
M
AP
......................................................................................................
27
[T
ABLE
16]
APB
S
YSTEM
R
EGISTER
M
AP
..........................................................................................................................
27
[T
ABLE
17]
R
EGISTER
M
ODE
I
DENTIFICATION
....................................................................................................................
31
[T
ABLE
18]
PSR
M
ODE
B
IT
V
ALUES
.................................................................................................................................
37
[T
ABLE
19]
E
XCEPTION
E
NTRY
A
ND
E
XIT
...........................................................................................................................
37
[T
ABLE
20]
E
XCEPTION
V
ECTORS
.....................................................................................................................................
41
[T
ABLE
21]
ARM
C
ORE
M
EMORY
M
AP
...........................................................................................................................
47
[T
ABLE
22]
E
XTENDED
M
‐
BUS
S
YSTEM
R
EGISTER
M
AP
......................................................................................................
47
[T
ABLE
23]
APB
S
YSTEM
R
EGISTER
M
AP
..........................................................................................................................
47
[T
ABLE
24]
A
VAILABLE
L
IST
OF
PLL1
AND
PLL3
VALUE
........................................................................................................
49
[T
ABLE
25]
A
VAILABLE
L
IST
OF
PLL2
V
ALUE
......................................................................................................................
49
[T
ABLE
26]
S
YSTEM
C
ONFIGURATION
R
EGISTERS
................................................................................................................
49
[T
ABLE
27]
S
ERIAL
A
UDIO
D
ATA
I
NTERFACE
R
EGISTERS
.......................................................................................................
62
[T
ABLE
28]
CD
‐
DSP
I
NTERFACE
R
EGISTERS
.......................................................................................................................
69
[T
ABLE
29]
T
HE
C
ONTROL
AND
S
TATUS
P
ARTITION
R
EGISTERS
..............................................................................................
76
[T
ABLE
30]
M
EMORY
P
OINTER
P
ARTITION
R
EGISTERS
.........................................................................................................
83
[T
ABLE
31]
F
RAME
C
OUNTER
P
ARTITION
R
EGISTERSE
..........................................................................................................
85
[T
ABLE
32]
R
OOT
H
UB
P
ARTITION
R
EGISTERS
....................................................................................................................
87
[T
ABLE
33]
USB
1.1
D
EVICE
R
EGISTERS
...........................................................................................................................
95
[T
ABLE
34]
GDMA
R
EGISTERS
.....................................................................................................................................
109
[T
ABLE
35]
B
AUD
R
ATE
...............................................................................................................................................
113
[T
ABLE
36]
UART
C
ONTROL
R
EGISTERS
.........................................................................................................................
115
[T
ABLE
37]
HUART
R
EGISTERS
....................................................................................................................................
126
[T
ABLE
38]
ADC
R
EGISTERS
.........................................................................................................................................
145
[T
ABLE
39]
T
IMER
R
EGISTERS
.......................................................................................................................................
148
[T
ABLE
40]
GPIO
R
EGISTERS
........................................................................................................................................
155
[T
ABLE
41]
I
NTERRUPT
S
OURCES
...................................................................................................................................
196
[T
ABLE
42]
I
NTERRUPT
R
EGISTERS
.................................................................................................................................
198
[T
ABLE
43]
SPI
R
EGISTERS
...........................................................................................................................................
208
[T
ABLE
44]
I2C
R
EGISTERS
...........................................................................................................................................
235
[T
ABLE
45]
C
O
‐
P
ROCESSOR
R
EGISTERS
..........................................................................................................................
241
Summary of Contents for CE130/55
Page 8: ...3 BLOCK DIAGRAM ...
Page 9: ...4 WIRING DIAGRAM ...
Page 10: ...5 CIRCUIT DIAGRAM MAIN BOARD ...
Page 11: ...6 CIRCUIT DIAGRAM MAIN BOARD ...
Page 14: ...MAIN PCB COMPONENT LAYOUT TOP SIDE VIEW 9 ...
Page 15: ...MAIN PCB COMPONENT LAYOUT BOTTOM SIDE VIEW 10 ...
Page 16: ...PANEL PCB COMPONENT LAYOUT TOP SIDE VIEW 11 ...
Page 17: ...PANEL PCB COMPONENT LAYOUT BOTTOM VIEW PANEL PCB COMPONENT LAYOUT BOTTOM VIEW 12 ...
Page 18: ...TUNER PCB COMPONENT LAYOUT TOP SIDE VIEW 13 ...
Page 19: ...TUNER PCB COMPONENT LAYOUT BOTTOM IDE S VIEW 14 ...
Page 20: ...SET EXPLODER VIEW DRAWING 15 ...
Page 22: ...BX8804 8805 User s Manual Revision 0 93 May 23 2008 ...
Page 30: ...BX8804 8805 9 21 1 PRODUCT OVERVIEW ...
Page 39: ...BX8804 8805 18 21 20 PACKAGE DIMENSIONS ...
Page 41: ...BX8804 8805 20 21 21 ELECTRICAL CHARACTERISTICS ...