Chapter 24 Cross Triggering Unit (CTU)
MPC5602P Microcontroller Reference Manual, Rev. 4
Freescale Semiconductor
631
24.8.5
TGS Counter Reload Register (TGSCRR)
24.8.6
Commands list control register 1 (CLCR1)
Address: Base + 0x0018
Access: User read/write
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
TGSCRV
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Figure 24-13. TGS Counter Reload Register (TGSCRR)
Table 24-12. TGSCRR field descriptions
Field
Description
TGSCRV
TGS Counter Reload Value
Address: Base + 0x001C
Access: User read/write
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
0
0
0
T3_INDEX
0
0
0
T2_INDEX
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
R
0
0
0
T1_INDEX
0
0
0
T0_INDEX
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Figure 24-14. Commands list control register 1 (CLCR1)
Table 24-13. CLCR1 field descriptions
Field
Description
T3_INDEX
Trigger 3 Commands List first command address
T2_INDEX
Trigger 2 Commands List first command address
T1_INDEX
Trigger 1 Commands List first command address
T0_INDEX
Trigger 0 Commands List first command address