Chapter 22 FlexCAN
MPC5602P Microcontroller Reference Manual, Rev. 4
538
Freescale Semiconductor
The FlexCAN module stores CAN messages for transmission and reception using a Message Buffer
structure. Each individual MB is formed by 16 bytes mapped on memory as described in
. The
module also implements two additional Message Buffers called SMB0 and SMB1 (Serial Message
Buffers), in the address ranges 0x60
–
0x6F and 0x70
–
0x7F, which are not accessible to the end user. They
are used for temporary storage of frames during the reception and transmission processes.
shows a Standard/Extended Message Buffer (MB0) memory map, using 16 bytes total (0x80
–
0x8F space).
0x08C0–0x08FF
Rx Individual Mask Registers RXIMR16–RXIMR31
0x0900–0x3FFF
Reserved
Table 22-3. FlexCAN register reset status
Register
Affected by hard reset Affected by soft reset
Module Configuration Register (MCR)
Yes
Yes
Control Register (CTRL)
Yes
No
Free Running Timer (TIMER)
Yes
Yes
Reserved
Rx Global Mask (RXGMASK)
Yes
No
Rx Buffer 14 Mask (RX14MASK)
Yes
No
Rx Buffer 15 Mask (RX15MASK)
Yes
No
Error Counter Register (ECR)
Yes
Yes
Error and Status Register (ESR)
Yes
Yes
Interrupt Masks 1 (IMASK1)
Yes
Yes
Interrupt Flags 1 (IFLAG1)
Yes
Yes
Serial Message Buffers (SMB0–SMB1) – Reserved
No
No
Message Buffers MB0
–
MB15
No
No
Message Buffers MB16
–
MB31
No
No
Rx Individual Mask Registers RXIMR0–RXIMR15
No
No
Rx Individual Mask Registers RXIMR16–RXIMR31
No
No
Table 22-4. Message Buffer MB0 memory mapping
Address offset
MB field
0x0080
Control and Status (C/S)
0x0084
Identifier Field
0x0088
–
0x008F
Data Field 0
–
Data Field 7 (1 byte each)
Table 22-2. FlexCAN module memory map (continued)
Offset from
FlexCAN_BASE
0xFFFC_0000
Register
Location