
P4080 Development System User’s Guide, Rev. 0
Freescale Semiconductor
25
Architecture
Figure 16. I
2
C Architecture
This table summarizes the I
2
C bus device addresses.
Table 10. I2C Bus Device Map
I
2
C Bus
I
2
C
Address
Device
Notes
1
0x21
VCORE PMBus
ZL2006 regulator
Controls rail VDD_CA
1
0x22
VCORE PMBus
ZL2006 regulator
Controls rail VDD_CB
1
0x23
VCORE PMBus
ZL2006 regulator
Controls rail VDD_PL
1
0x24
DDR PMBus
ZL2006 regulator
Controls rail VDD_GVDD
1
0x50
4KiB EEPROM
Atmel AT24C64A or equivalent.
Stores RCW and PBLOADER data.
Write protectable.
1
0x55
4KiB EEPROM
Atmel AT24C64A or equivalent.
Stores ngPIXIS accessed configuration data.
Accessible while board is powered off.
Write protectable.
1
0x56
4KiB EEPROM
Atmel AT24C64A or equivalent.
Stores ngPIXIS GMSA program code.
Accessible while board is powered off.
Write protectable.
1
0x57
256B SYSTEM ID EEPROM
Atmel AT24C02A or equivalent.
Stores board specific data, including MAC addresses, serial
number/errata, and so on.
Write protectable.
1
n/a
ngPIXIS I2C port
Used for bus reset, monitoring, and master-only data collection.
1
n/a
I2C Access Header
For remote programming of boot sequencer startup code (if
needed) or Zilker Lab PMBus programmer.
P4080
I2C1
EEPR
OM
I2C2
Po
w
e
r
ngPIXIS
I2C1_MON
I2C2_MON
RT
C
Th
er
m
a
l
SPDs
EEPR
OM
IS
O
EEPR
OM
I2C4
SD1 CLK