
Decimation Filter
MPC5644A Microcontroller Reference Manual, Rev. 6
Freescale Semiconductor
1175
26.2.3.3
PSI Input Mixed mode
In this mode the input is selected from the PSI slave-bus interface, but the output is directed to the device
slave-bus interface, where it can be read by the CPU or DMA.
26.2.3.4
PSI Output Mixed mode
This mode works inverted from the PSI Input Mixed Mode: the input is selected from the device slave-bus
interface, fed either by the CPU or DMA, and the output is directed to the PSI slave-bus interface. If an
eQADC is connected to the PSI interface, the output is directed to an RFIFO selected by the tag field in
the DECFILTER_IB register (see
Section 26.4.2.5, Decimation Filter Interface Input Buffer Register
”).
26.2.3.5
Cascade mode
Cascade mode is a filter structure mode with two or more individual filter blocks connected in a chain to
form a more complex filter function. The output result of the first block (head block) is connected to the
input of the next block (middle or tail block) to be filtered again. More details in
”.
26.2.3.6
Low Power mode
Low power mode corresponds to the module disable mode or stop mode. In the module disable mode the
PSI slave-bus line is disabled and it is not possible to enter Freeze mode. The system clock is stopped. And
in stop mode, the system clock is also stopped.
26.2.3.7
Freeze mode
This mode is also known as debug mode. All filter action is frozen, either through software or by the
hardware SoC debug request signal. If a freeze request comes when the filter is processing an input, it
enters freeze mode only after the processing finishes.
26.3
External signal description
NOTE
The Decimation Filter does not provide metastability protection nor
filtering for these signals.
26.3.1
Decimation trigger signal
This signal is used to control the output of the decimation filter, allowing decimation to be driven
externally. For more details, see
Section 26.5.4.2, Triggered output result description
26.3.2
Integrator enable signal
This signal is used to enable the hardware integrator. For more details, see
Summary of Contents for MPC5644A
Page 2: ...MPC5644A Microcontroller Reference Manual Rev 6 2 Freescale Semiconductor...
Page 24: ...MPC5644A Microcontroller Reference Manual Rev 6 24 Freescale Semiconductor...
Page 26: ...MPC5644A Microcontroller Reference Manual Rev 6 26 Freescale Semiconductor...
Page 52: ...Introduction MPC5644A Microcontroller Reference Manual Rev 6 52 Freescale Semiconductor...
Page 56: ...Memory Map MPC5644A Microcontroller Reference Manual Rev 6 56 Freescale Semiconductor...
Page 1228: ...Decimation Filter MPC5644A Microcontroller Reference Manual Rev 6 1228 Freescale Semiconductor...
Page 1440: ...FlexCAN Module MPC5644A Microcontroller Reference Manual Rev 6 1440 Freescale Semiconductor...