SYS memory map (continued)
Absolute
address
(hex)
Register name
Width
(in bits)
Access Reset value
Section/
page
30F8
Universally Unique Identifier Register 1 (SYS_UUID1)
8
R
Undefined
30F9
Universally Unique Identifier Register 2 (SYS_UUID2)
8
R
Undefined
30FA
Universally Unique Identifier Register 3 (SYS_UUID3)
8
R
Undefined
30FB
Universally Unique Identifier Register 4 (SYS_UUID4)
8
R
Undefined
30FC
Universally Unique Identifier Register 5 (SYS_UUID5)
8
R
Undefined
30FD
Universally Unique Identifier Register 6 (SYS_UUID6)
8
R
Undefined
30FE
Universally Unique Identifier Register 7 (SYS_UUID7)
8
R
Undefined
30FF
Universally Unique Identifier Register 8 (SYS_UUID8)
8
R
Undefined
6.6.1 System Reset Status Register (SYS_SRS)
This register includes read-only status flags to indicate the source of the most recent
reset. When a debug host forces reset by writing 1 to the SYS_SBDFR[BDFR] bit, none
of the status bits in SRS will be set. The reset state of these bits depends on what caused
the MCU to reset.
NOTE
For PIN, WDOG, and ILOP, any of these reset sources that are
active at the time of reset (not including POR or LVR) will
cause the corresponding bit(s) to be set; bits corresponding to
sources that are not active at the time of reset will be cleared.
NOTE
The RESET values in the figure are values for power on reset;
for other resets, the values depend on the trigger causes.
Address: 3000h base + 0h offset = 3000h
Bit
7
6
5
4
3
2
1
0
Read
Write
Reset
1
0
0
0
0
0
1
0
SYS_SRS field descriptions
Field
Description
7
POR
Power-On Reset
Reset was caused by the power-on detection logic. When the internal supply voltage was ramping up at
the time, the low-voltage reset (LVR) status bit is also set to indicate that the reset occurred while the
internal supply was below the LVR threshold.
NOTE: This bit POR to 1, LVR to uncertain value and reset to 0 at any other conditions.
Table continues on the next page...
Chapter 6 System control
MC9S08PA4 Reference Manual, Rev. 5, 08/2017
NXP Semiconductors
119
Summary of Contents for MC9S08PA4
Page 1: ...MC9S08PA4 Reference Manual Supports MC9S08PA4 Document Number MC9S08PA4RM Rev 5 08 2017 ...
Page 2: ...MC9S08PA4 Reference Manual Rev 5 08 2017 2 NXP Semiconductors ...
Page 22: ...MC9S08PA4 Reference Manual Rev 5 08 2017 22 NXP Semiconductors ...
Page 28: ...System clock distribution MC9S08PA4 Reference Manual Rev 5 08 2017 28 NXP Semiconductors ...
Page 150: ...Port data registers MC9S08PA4 Reference Manual Rev 5 08 2017 150 NXP Semiconductors ...
Page 196: ...Human machine interfaces HMI MC9S08PA4 Reference Manual Rev 5 08 2017 196 NXP Semiconductors ...
Page 224: ...Instruction Set Summary MC9S08PA4 Reference Manual Rev 5 08 2017 224 NXP Semiconductors ...
Page 232: ...Functional Description MC9S08PA4 Reference Manual Rev 5 08 2017 232 NXP Semiconductors ...
Page 258: ...FTM Interrupts MC9S08PA4 Reference Manual Rev 5 08 2017 258 NXP Semiconductors ...
Page 294: ...Functional description MC9S08PA4 Reference Manual Rev 5 08 2017 294 NXP Semiconductors ...
Page 398: ...Resets MC9S08PA4 Reference Manual Rev 5 08 2017 398 NXP Semiconductors ...
Page 400: ...MC9S08PA4 Reference Manual Rev 5 08 2017 400 NXP Semiconductors ...