DR
AFT
DR
AFT
DRAFT
DR
D
RAFT
DRAFT
DRA
FT DRAF
D
RAFT DRAFT DRAFT DRAFT DRAFT D
DRAFT
D
RAFT DRA
FT DRAFT DRAFT DRAFT DRA
UM10316_0
© NXP B.V. 2008. All rights reserved.
User manual
Rev. 00.06 — 17 December 2008
80 of 571
1.
Introduction
The CFID module contains registers that show and control the functionality of the chip. It
contains an ID to identify the silicon and registers containing information about the
features enabled/disabled on the chip.
2.
CFID register overview
The CFID registers are shown in
.
The CFID registers have an offset to the base address CFID RegBase which can be
found in the memory map.
2.1 Chip identification
Contains the Unique ID of the LPC29xx parts. The value will be equal to the JTAG/IEEE
1149.1 boundary-scan ID.
shows the bit assignment of the CHIPID register.
2.2 Package information register
This contains a code to identify the package of the LPC2917/19.
UM10316
Chapter 7: LPC29xx Chip Feature ID (CFID)
Rev. 00.06 — 17 December 2008
User manual
Table 65.
CFID register overview (Base address: 0xE000 0000)
Address
offset
Access
Reset value
Name
Description
Reference
000h
R
<tbd>
CHIPID
<tbd>
see
100h
R
<tbd>
FEAT0
<tbd>
see
104h
R
<tbd>
FEAT1
<tbd>
see
108h
R
<tbd>
FEAT2
<tbd>
see
10Ch
R
<tbd>
FEAT3
<tbd>
see
FF4h
R
<tbd>
reserved
Reserved
FFCh
R
<tbd>
reserved
Reserved
Table 66.
CHIPID register bit description (CHIPID, address 0xE000 0000)
Bit
Symbol
Access
Value
Description
31 to 28 VERSION
R
<tbd>
<tbd>
27 to 12 PART_NR
R
<tbd>
<tbd>
11 to 1
MANUFACTURER_ID[10:0]
R
<tbd>
<tbd>
0
reserved
R
<tbd>
<tbd>