DR
AFT
DR
AFT
DRAFT
DR
D
RAFT
DRAFT
DRA
FT DRAF
D
RAFT DRAFT DRAFT DRAFT DRAFT D
DRAFT
D
RAFT DRA
FT DRAFT DRAFT DRAFT DRA
UM10316_0
© NXP B.V. 2008. All rights reserved.
User manual
Rev. 00.06 — 17 December 2008
81 of 571
NXP Semiconductors
UM10316
Chapter 7: LPC29xx Chip Feature ID (CFID)
shows the bit assignment of the FEAT0 register.
2.3 Configuration register 1
shows the bit assignment of the FEAT1 register.
2.4 Configuration register 2
This contains a code to identify the configured type of the CFID module. It can be used by
software to detect different hardware versions of the device.
shows the bit
assignment of the FEAT2 register.
2.5 Configuration register 3
This contains a code to identify the configured type of the CFID module. It can be used by
software to detect different hardware versions of the device.
shows the bit
assignment of the FEAT3 register.
Table 67.
FEAT0 register bit description (FEAT0, address 0xE000 0100)
Bit
Symbol
Access
Value
Description
31 to 4
reserved
R
-
Reserved; do not modify. Read as
logic 0
3 to 0
PACKAGE_ID[3:0]
R
<tbd>
<tbd>
<tbd>
<tbd>
<tbd>
<tbd>
<tbd>
<tbd>
Table 68.
FEAT 1 register bit description (FEAT1, address 0xE000 0104)
Bit
Symbol
Access
Value
Description
31 to 29
R
<tbd>
<tbd>
28 to 24
R
<tbd>
<tbd>
23 to 21
R
<tbd>
<tbd>
20 to 16
R
<tbd>
<tbd>
15 to 8
R
<tbd>
<tbd>
7 to 0
R
<tbd>
<tbd>
Table 69.
FEAT2 register bit description (FEAT2, address 0xE000 0108)
Bit
Symbol
Access Value
Description
31 to
30
R
<tbd>
<tbd>
29 to 28
R
<tbd>
<tbd>
27 to 26
R
<tbd>
<tbd>
25 to 24
R
<tbd>
<tbd>
23 to 16
R
<tbd>
<tbd>
15 to 8
R
<tbd>
<tbd>
7 to 0
R
<tbd>
<tbd>