DR
AFT
DR
AFT
DRAFT
DR
D
RAFT
DRAFT
DRA
FT DRAF
D
RAFT DRAFT DRAFT DRAFT DRAFT D
DRAFT
D
RAFT DRA
FT DRAFT DRAFT DRAFT DRA
UM10316_0
© NXP B.V. 2008. All rights reserved.
User manual
Rev. 00.06 — 17 December 2008
456 of 571
NXP Semiconductors
UM10316
Chapter 26: LPC29xx Analog-to-Digital Converter (ADC)
[1]
Start 1 and start 3 are captured in the ADC clock domain, minimum pulse width is two ADC clock periods.
[2]
Start 0 and start 2 are captured in the system clock domain, minimum pulse width is two system clock
periods.
[3]
Only for ADC0: ADC1 and ADC2 do not have a calibration mode.
3.7 ADC control register
The ADC_CONTROL register controls the ADC operation modes. It contains three bits.
Table 378. ADC_CONFIG register bit description (ADC_CONFIG addresses, 0xE00C 2400
(ADC0), 0xE00C 3400 (ADC1), 0xE00C 4400 (ADC2)
* = reset value
Bit
Symbol
Access
Value
Description
31 to 16 reserved
R
-
Reserved; do not modify. Read as logic 0
15
NEGEDGE_START_3
R/W
1
Enable ADC starting on the negative edge
of start 3. The match output x of MSCSS
timer 0, x is equal to ADC number
0*
14
POSEDGE_START_3
R/W
1
Enable ADC starting on the positive edge
of start 3. The match output x of MSCSS
timer 0, x is equal to ADC number
0*
13
NEGEDGE_START_2
R/W
1
Enable ADC starting on the negative edge
of start 2. The sync output of PWM x, x is
equal to ADC number
0*
12
POSEDGE_START_2
R/W
1
Enable ADC starting on the positive edge
of start 2. The sync output of PWM x, x is
equal to ADC number
0*
11
NEGEDGE_START_1
R/W
1
Enable ADC starting on the negative edge
of start 1: sync_out signal from preceding
ADC converter
0*
10
POSEDGE_START_1
R/W
1
Enable ADC starting on the positive edge
of start 1: sync_out signal from preceding
ADC converter
0*
9
NEGEDGE_START_0
R/W
1
enable ADC starting on the negative edge
of start 0: ADCx_EXT_START input pin
0*
8
POSEDGE_START_0
R/W
1
Enable ADC starting on the positive edge
of start 0: ADCx_EXT_START input pin
0*
7 to 2
reserved
R
-
Reserved; do not modify. Read as logic 0
1
ADC_PD
R
Reserved
0
ADC_CSCAN
R/W
ADC continuous scan
1
Continuous scan
0*
Single scan