DR
AFT
DR
AFT
DRAFT
DR
D
RAFT
DRAFT
DRA
FT DRAF
D
RAFT DRAFT DRAFT DRAFT DRAFT D
DRAFT
D
RAFT DRA
FT DRAFT DRAFT DRAFT DRA
UM10316_0
© NXP B.V. 2008. All rights reserved.
User manual
Rev. 00.06 — 17 December 2008
446 of 571
NXP Semiconductors
UM10316
Chapter 25: LPC29xx Pulse Width Modulator (PWM)
5.23 PWM match deactive shadow registers
The MTCHDEACTS registers are the shadow registers of the MTCHDEACT registers.
They mirror the values used in the PWM domain. See
for more
information about the principle of the shadow registers.
shows the bit assignment of each MTCHDEACTS(0) to MTCHDEACTS(5)
registers.
5.24 PWM interrupt bit description
Each PWM has two separate active-HIGH interrupt request pins: intreq_capt_match and
intreq_pwm. These interrupt requests are routed to the Vectored Interrupt Controller VIC,
see (
). The interrupt process has a maximum of 19 possible sources:
•
12 match events for intreq_capt_match
•
3 capture events for intreq_capt_match
•
1 trap event for intreq_pwm
•
1 PWM counter overflow event for intreq_pwm
•
1 transfer event for intreq_pwm
•
1 update event for intreq_pwm
gives the interrupts for the PWM. The first column gives the bit number in
the interrupt registers. For a general explanation of the interrupt concept and a description
of the registers see
Table 368. MTCHDEACTS(n) register bit description
* = reset value
Bit
Symbol
Access
Value
Description
31 to 16 reserved
R
-
Reserved; do not modify. Read as logic 0
15 to 0
MTDECHACT_SHAD
R
Mirrors the second (deactivation) match
value which is compared with the PWM
counter to generate the PWM(m) output
and an interrupt
0000h*
Table 369. PWM interrupt sources
Register
bit
Interrupt source
Description
31 to 4
unused
Unused
3
EMGY
Trap emergency event
2
UD
Update done
1
TD
Transfer done
0
CO
PWM counter overflow