DR
AFT
DR
AFT
DRAFT
DR
D
RAFT
DRAFT
DRA
FT DRAF
D
RAFT DRAFT DRAFT DRAFT DRAFT D
DRAFT
D
RAFT DRA
FT DRAFT DRAFT DRAFT DRA
UM10316_0
© NXP B.V. 2008. All rights reserved.
User manual
Rev. 00.06 — 17 December 2008
445 of 571
NXP Semiconductors
UM10316
Chapter 25: LPC29xx Pulse Width Modulator (PWM)
5.20 PWM prescale shadow register
The PRSCS register is the shadow register of the PRSC register. It mirrors the values
used in the PWM domain. See
for more information on the principle of
shadow registers.
shows the bit assignment of the PRSCS register.
5.21 PWM synchronization delay shadow register
The SYNDELS register is the shadow register of the SYNDEL register. It mirrors the
values used in the PWM domain. See
for more information on the
principle of shadow registers.
shows the bit assignment of the SYNDELS register.
5.22 PWM match active shadow registers
The MTCHACTS registers are the shadow registers of the MTCHACT registers. They
mirror the values used in the PWM domain. See
for more information on
the principle of shadow registers.
shows the bit assignment of the MTCHACTS(0) to MTCHACTS(5)
registers.
Table 365. PRSCS register bit description
* = reset value
Bit
Symbol
Access
Value
Description
31 to 16 reserved
R
-
Reserved; do not modify. Read as logic 0
15 to 0
PRSC_SHAD
R
Mirrors the shadowed PRSC bit field
FFFFh*
Table 366. SYNDELS register bit description
* = reset value
Bit
Symbol
Access
Value
Description
31 to 16 reserved
R
-
Reserved; do not modify. Read as logic 0
15 to 0
DLY_SHAD
R
Mirrors the shadowed DLY bit field
0000h*
Table 367. MTCHACTS(n) registers bit description
* = reset value
Bit
Symbol
Access
Value
Description
31 to 16 reserved
R
-
Reserved; do not modify. Read as logic 0
15 to 0
MTCHACT_SHAD
R
Mirrors the first (activation) value which is
compared with the PWM counter to
generate the PWM(m) output and an
interrupt
0000h*