DR
AFT
DR
AFT
DRAFT
DR
D
RAFT
DRAFT
DRA
FT DRAF
D
RAFT DRAFT DRAFT DRAFT DRAFT D
DRAFT
D
RAFT DRA
FT DRAFT DRAFT DRAFT DRA
UM10316_0
© NXP B.V. 2008. All rights reserved.
User manual
Rev. 00.06 — 17 December 2008
343 of 571
NXP Semiconductors
UM10316
Chapter 21: LPC29xx CAN 0/1
10.11 CAN controller central transmit-status register
The CAN controller central transmit-status register CCCTS provides bundled access to
the transmission status of all the CAN controllers. The status flags are the same as those
in the status register of the corresponding CAN controller.
The CCCTS register is read-only.
shows the bit assignment of the CCCTS
register.
Table 293. FullCAN Interrupt and Capture register 0 (FCANIC0 - address 0xE008 7024) bit
description
Bit
Symbol
Description
Reset
Value
0
IntPnd0
FullCan Interrupt Pending bit 0.
0
...
IntPndx (0<x<31)
FullCan Interrupt Pending bit x.
0
31
IntPnd31
FullCan Interrupt Pending bit 31.
0
Table 294. FullCAN Interrupt and Capture register 1 (FCANIC1 - address 0xE008 7028) bit
description
Bit
Symbol
Description
Reset
Value
0
IntPnd32
FullCan Interrupt Pending bit 32.
0
...
IntPndx (32<x<63)
FullCan Interrupt Pending bit x.
0
31
IntPnd63
FullCan Interrupt Pending bit 63.
0
Table 295. CAN controller central transmit-status register bit description
* = reset value
Bit
Symbol
Access
Value
Description
31 to 18
reserved
R
-
Reserved; do not modify. Read as logic 0
17
TCS1
R
CAN controller 1 transmission-completed status
1*
Transmission was successfully completed
16
TCS0
R
CAN controller 0 transmission-completed status
1*
Transmission was successfully completed
15 to 10
reserved
R
-
Reserved; do not modify. Read as logic 0
9
TBS1
R
CAN controller 1 transmit-buffer status
1*
Transmit buffers are empty
8
TBS0
R
CAN controller 0 transmit-buffer status
1*
Transmit buffers are empty
7 to 2
reserved
R
-
Reserved; do not modify. Read as logic 0
1
TS1
R
CAN controller 1 transmit status
1*
A message is being transmitted
0
TS0
R
CAN controller 0 transmit status
1*
A message is being transmitted