DR
AFT
DR
AFT
DRAFT
DR
D
RAFT
DRAFT
DRA
FT DRAF
D
RAFT DRAFT DRAFT DRAFT DRAFT D
DRAFT
D
RAFT DRA
FT DRAFT DRAFT DRAFT DRA
xxxxxxxxxxxxxxxxxxxxx xxxxxxxxxxxxxxxxxxxxxxxxxx xxxxxxx x x x xxxxxxxxxxxxxxxxxxxxxxxxxxxxxx xxxxxxxxxxxxxxxxxxx xx xx xxxxx
xxxxxxxxxxxxxxxxxxxxxxxxxxx xxxxxxxxxxxxxxxxxxx xxxxxx xxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxx xxxxxxxxxxxx x x
xxxxxxxxxxxxxxxxxxxxx xxxxxxxxxxxxxxxxxxxxxxxxxxxxxx xxxxx xxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxx xxxxxxxx
xxxxxxxxxxxxxxxxxxxxxxxxx xxxxxxxxxxxxxxxxxxxx xxx
UM10
316_
0
©
NXP
B.V
. 2008.
Al
l r
ig
h
ts
r
e
s
e
rv
ed.
User m
anu
al
Rev
. 0
0.06 — 17 D
ecemb
er 2008
273 of
571
N
X
P Semi
conductor
s
UM10316
Cha
pte
r 19:
LPC2
9x
x Un
iv
ers
a
l
Asy
nch
rono
us Rece
iv
er/T
ra
ns
mit
te
r
[1]
Reset Value reflects the data stored in used bits only. It does not include reserved bits content.
ACR
Auto-baud
Control Register
Reserved [31:10]
ABTO IntClr ABEO IntClr R/W
0x00
U0ACR - 0xE004 5020
U1ACR - 0xE004 6020
Reserved [7:3]
Auto
Reset
Mode
Start
FDR
Fractional
Divider Register
MulVal
DivAddVal
R/W
0x10
U0FDR - 0xE004 5028
U1FDR - 0xE004 6028
TER
Transmit Enable
Register
TXEN
Reserved
R/W
0x80
U0TER - 0xE004 5030
U1TER - 0xE004 6030
RS485
CTRL
RS-485 Control
Reserved
AADEN
RXDIS
NMMEN
R/W
0x00
U0RS485CTRL -
0xE004 504C
U1RS485CTRL -
0xE004 604C
ADR
MATCH
RS-485 address
match
address match value
R/W
0x00
U0ADRMATCH -
0xE004 5050
U1ADRMATCH -
0xE004 6050
RS485
DLY
RS-485/
EIA-485
direction control
delay
RTS/DTR direction control delay value
R/W
0x00
U0RS485DLY -
0xE004 5054
U1RS485DLY -
0xE004 6054
Table 228. UART Register Map ( base address 0xE004 5000 (UART0) and 0xE004 6000 (UART1))
Generic
Name
Description
Bit functions and addresses
Acces
s
Reset
value
[1
]
UARTn Register
Name & Address
MSB
LSB
BIT7
BIT6
BIT5
BIT4
BIT3
BIT2
BIT1
BIT0