
2.3 Terminal unit, IC-215
2-12
PLL and DDS circuit
DDS output is about 1.6 MHz. When transmitting, it is BPSK modulated.
Fig.2.3.7 shows the block diagram of DDS.
Fig.2.3.7 Block diagram of DDS
U4 divides it into 16 frequencies to change to about 100 kHz. About 100 kHz is mixed to
the reference oscillation frequency, 16.8 MHz to generate about 16.9 MHz. This frequency
is input to PLL OSC in U20 and divided into 42 frequencies to generate 400 kHz. This
frequency is the reference frequency of PLL synthesizer circuit, so that PLL frequency step
is 400 kHz.
Fig.2.3.8 shows the block diagram of PLL.
Fig.2.3.8 Block diagram of PLL
Before generating the standard frequency of PLL synthesizer circuit, PLL reference
frequency, that is, DDS output frequency is used based on the necessary oscillation
frequency. The used data is the frequency data sent to DDS which is 2.5 kHz step.
Fig.2.3.9 shows the frequency step of PLL and DDS.
Fig.2.3.9 Frequency step of PLL and DDS
Summary of Contents for Inmarsat-c
Page 1: ...INMARSAT C MOBILE EARTH STATION Nera C Service Manual...
Page 2: ......
Page 28: ...2 3 Terminal unit IC 215 2 8 Fig 2 3 3 Block diagram of RF CON CPU board...
Page 190: ...AP4 10 E Mail Client Setup AP4 28 15 Click OK Set to 5 minutes...
Page 205: ......
Page 206: ......
Page 207: ......
Page 208: ......
Page 209: ......
Page 210: ......
Page 211: ......
Page 212: ......
Page 213: ......
Page 214: ......
Page 215: ......
Page 216: ......
Page 217: ......
Page 218: ......
Page 219: ......
Page 220: ......
Page 221: ......
Page 222: ......
Page 223: ......
Page 224: ......
Page 225: ......
Page 226: ......
Page 227: ......