µ
PD75512
17
7
6
MBE
MBE
MBE
MBE
MBE
MBE
Internal reset start address (upper 6 bits)
Internal reset start address (lower 8 bits)
INTBT/INT4 start address (upper 6 bits)
INTBT/INT4 start address (lower 8 bits)
INT0 start address (upper 6 bits)
INT0 start address (lower 8 bits)
INT1 start address (upper 6 bits)
INT1 start address (lower 8 bits)
INTCSIO0 start address (upper 6 bits)
INTCSIO0 start address (lower 8 bits)
INTT0 start address (upper 6 bits)
INTT0 start address (lower 8 bits)
0000H
0002H
0004H
0006H
0008H
000AH
0020H
007FH
0080H
007FH
0800H
0FFFH
1000H
1FFFH
GETI instruction reference table
0
CALLF
!faddr
instruction
entry
address
Address
2000H
2F7FH
BRCB
!caddr
instruction
branch
address
BRCB
!caddr
instruction
branch
address
RBE
RBE
RBE
RBE
RBE
RBE
MBE
INTTPG start address (upper 6 bits)
000CH
RBE
INTTPG start address (lower 8 bits)
BR !addr
instruction
branch address
CALL !addr
instruction
subroutine
entry address
BR $addr
instruction
relational
branch address
(–15 to –1,
+2 to +16)
Branch destination
address and
subroutine entry
address for
GETI instruction
BRCB
!caddr
instruction
branch
address
Remarks:
In addition to the above, branching to an address, for which only the lower 8 bits of the PC are
modified, is possible by the BR PCDE and BR PCXA instructions.
Fig. 5-1 Program Memory Map