![National Instruments sbRIO-9601 User Manual Download Page 20](http://html1.mh-extra.com/html/national-instruments/sbrio-9601/sbrio-9601_user-manual_3558595020.webp)
©
National Instruments Corporation
19
NI sbRIO-9601/9602/9602XT User Guide
Integrated 3.3 V Digital I/O
The four 40-pin IDC headers, P2–P5, provide connections for
110 low-voltage DIO channels, 82 D GND, and eight +5 V voltage outputs.
The following figure represents a single DIO channel.
Figure 13.
Circuitry of One 3.3 V DIO Channel
I/O Protection
The 33
Ω
current-limiting posistor, R1, and the protection diodes, D1 and
D2, protect each DIO channel against externally applied voltages of ±20 V
and ESD events. The combination of R1 and D1 protects against
overvoltage, and the combination of R1 and D2 protects against
undervoltage. The resistance of R1 increases rapidly with temperature.
During overvoltage conditions, high current flows through R1 and into the
protection diodes. High current causes internal heating in the posistor,
which increases the resistance and limits the current. Refer to the
section for current-limiting and resistance values.
Drive Strength
The NI sbRIO devices are tested with all 110 DIO channels driving 3 mA
DC loads, for a total of 330 mA sourcing from the FPGA. The FPGA uses
minimum 8 mA drivers, but the devices are not characterized for loads
higher than 3 mA.
U1: 5 V to
3
.
3
V Level
S
hifter,
S
N74CBTD
338
4CDGV from Texas Instruments
D1 and D2: E
S
D-Rated Protection Diodes, NUP4
3
02MR6T1G from ON
S
emiconductor
R1: Current-Limiting Posistor, PRG1
8
BB
33
0M
S
1RB from Murata
U
s
er
Connection
Xilinx Sp
a
rt
a
n-3 FPGA
U1
+5 V
D2
D1
R1