ADV7623
CH0
CH1
CH2
VIDEO DATA
DE
VS
HS
AUDIO DATA
VIDEO DATA
DE
VS
HS
AUDIO DATA
VIDEO DATA
DE
VS
HS
AUDIO DATA
VIDEO DATA
DE
VS
HS
AUDIO DATA
08302
-00
1
XTAL
XTAL1
RXA_C
RXB_C
RXC_C
RXD_C
RXA_0
RXA_1
RXA_2
VI
D
EO/
AUD
IO
C
LO
C
K
G
EN
ERA
TIO
N
RX
PLL
CEC
TXC
TX0
TX1
TX2
5V DETECT
C
O
M
PO
N
EN
T
PR
O
C
ESS
O
R
SCL
SDATA
ALSB
CS
I
2
C
CONTROLLER
PWRDN
RESET
GLOBAL
CONTROLS
DDCA_SDA
DDCA_SCL
DDCB_SDA
DDCB_SCL
DDCC_SDA
DDCC_SCL
DDCD_SDA
DDCD_SCL
AP0_IN
AP1_IN
AP2_IN
AP3_IN
AP4_IN
AP5_IN
SCLK_IN
MCLK_IN
AP0_OUT
AP1_OUT
AP2_OUT
AP3_OUT
AP4_OUT
AP5_OUT
SCLK_OUT
MCLK_OUT
ARC+
RX EDID/
REPEATER
CONTROLLER
RX HPD
CONTROLLER
EP_MISO
EP_MOSI
EP_CS
EP_SCK
SPI MASTER/
SLAVE
EQUALIZER
RXB_0
RXB_1
RXB_2
EQUALIZER
SAMPLER
SAMPLER
RXC_0
RXC_1
RXC_2
EQUALIZER
SAMPLER
RXD_0
RXD_1
RXD_2
EQUALIZER
CEC
CONTROLLER
EDID
RAM
SAMPLER
HD
M
I R
EC
EI
VE
R
PR
O
C
ESS
O
R
TRAN
SM
ITT
ER
PACK
ET
BU
IL
D
ER
HDC
P
ENCR
YP
TIO
N
EN
GI
N
E
HD
M
I
ENC
O
D
ER
SE
R
IA
LI
ZE
R
TM
D
S
DR
IVE
R
S
INT1
INT2
INT_TX
IN
TE
RRU
PT
C
O
N
TR
O
LL
ER
TXDDC_SDA
TXDDC_SCL
TX
ED
ID
/HDC
P
C
O
N
TR
O
LL
ER
ED
ID
/HDC
P
BU
FF
ER
HPD_ARC–
TX
H
PD
C
O
N
TR
O
LL
ER
HDC
P
D
ECR
YP
TIO
N
EN
GI
N
E
SYNC
MEASUREMENT
PACKET
PROCESSOR
INFOFRAME
PACKET
MEMORY
AUDIO
PROCESSOR
ARC
RECEIVER
AUDIO
CAPTURE
HDC
P
KEY
S
TX
PLL
ADV7623
5V_DETA
5V_DETB
5V_DETC
5V_DETD
HP_CTRLA
HP_CTRLB
HP_CTRLC
HP_CTRLD
OSD
Figure 1.
Block Diagram
5
Summary of Contents for C 510
Page 1: ...NAD SERVICE MANUAL C510 C510 Direct Digital DAC Direct Digital DAC...
Page 18: ...1 MAIN BOARD 18 PCB LAYOUT Top Larer Bottom Layer...
Page 19: ...2 TRIGGER BOARD 19 Top Layer Bottom Layer 3 SMPS BOARD Top Layer Bottom Layer...
Page 20: ...4 FPP BOARD 20 Top Larer Bottom Layer...
Page 21: ...5 VFD AND ENCODE BOARD 21 Top Larer Bottom Layer...