Device User Guide — 9S12C128DGV1/D V01.05
88
Two cases with internal voltage regulator enabled and disabled must be considered:
1.
Internal Voltage Regulator disabled
Which is the sum of all output currents on I/O ports associated with VDDX and VDDM.
For R
DSON
is valid:
respectively
2.
Internal voltage regulator enabled
I
DDR
is the current shown in Table A-8 and not the overall current flowing into VDDR, which
additionally contains the current flowing into the external loads with output high.
P
INT
I
DD
V
DD
⋅
I
DDPLL
V
DDPLL
⋅
I
DDA
+
V
DDA
⋅
+
=
P
IO
R
DSON
i
∑
I
IO
i
2
⋅
=
R
DSON
V
OL
I
OL
------------ for outputs driven low
;
=
R
DSON
V
DD5
V
OH
–
I
OH
------------------------------------ for outputs driven high
;
=
P
INT
I
DDR
V
DDR
⋅
I
DDA
V
DDA
⋅
+
=
P
IO
R
DSON
i
∑
I
IO
i
2
⋅
=
Summary of Contents for MC9S12C Series
Page 8: ...Device User Guide 9S12C128DGV1 D V01 05 8 ...
Page 14: ...Device User Guide 9S12C128DGV1 D V01 05 14 ...
Page 22: ...Device User Guide 9S12C128DGV1 D V01 05 22 ...
Page 98: ...Device User Guide 9S12C128DGV1 D V01 05 98 ...
Page 108: ...Device User Guide 9S12C128DGV1 D V01 05 108 ...
Page 116: ...Device User Guide 9S12C128DGV1 D V01 05 116 ...
Page 118: ...Device User Guide 9S12C128DGV1 D V01 05 118 ...
Page 126: ...Device User Guide 9S12C128DGV1 D V01 05 126 ...
Page 134: ...Device User Guide 9S12C128DGV1 D V01 05 134 ...
Page 135: ...Device User Guide 9S12C128DGV1 D V01 05 135 Device User Guide End Sheet ...
Page 136: ...Device User Guide 9S12C128DGV1 D V01 05 136 FINAL PAGE OF 136 PAGES ...