Index
Index-iii
CLK32 bit, 4-10
CLK32 clock signal
CLKEN bit, 4-8
CLKM bit
USTCNT1 register, 14-10
USTCNT2 register, 14-20
CLKO/PF2 pin, 2-4
CLKSEL field
PWMC1 register, 15-5
PWMC2 register, 15-9
CLKSOURCE field
TCTL1 register, 12-7
TCTL2 register, 12-7
CLKSRC bit
PWMC1 register, 15-4
UMISC1 register, 14-16
UMISC2 register, 14-26
Clock bit, see CLK bit
Clock enable bit, see CLKEN bit
Clock generation module (CGM)
changing frequencies, 4-7
clock signal distribution, 4-2
clock signals
CLK32, 4-4
LCD clock divider, 4-3
PLLCLK, 4-4 to 4-7
introduction, 4-2
operational overview, 4-3
programming model, 4-8 to 4-10
Clock mode selection bit, see CLKM bit
Clock output, see CLKO/PF2 pin
Clock source bit, see CLKSRC bit
Clock source field, see CLKSOURCE field
Clock source select bit, see ACDSLT bit
Clock32 status bit, see CLK32 bit
COL10 bit, 7-12
COL8 bit, 7-12
COL9 bit, 7-12
Column address MD10, see COL10 bit
Column address MD8, see COL8 bit
Column address MD9 bit, see COL9 bit
COMB bit, 6-14
Combining bit, see COMB bit
COMP bit
TSTAT1 register, 12-12
TSTAT2 register, 12-12
Compare 12-12
Compare event bit, see COMP bit
COMPARE field
Compare value field, see COMPARE field
Contrast control enable bit, see CCPEN bit
Controlling Frame Rate Modulation function, absence
Conventions of formatting used in this manual, xxix
COUNT field
PWMCNT1 register, 15-7
PWMCNT2 register, 15-10
TCN1 register, 12-11
TCN2 register, 12-11
Count field, see COUNT field
Counter clock source bit, see CSRC bit
CPU
data and address mode types, 1-6
FLX68000 instruction set, 1-6
programming model, 1-5 to 1-8
status register, description, 1-5
Crystal input pin, see XTAL signal pin
Crystal oscillator, see XTAL oscillator
CS toggle enable bit, see CST bit
CSA register, 6-8
CSA wait state bit 0, see AWSO bit
CSA0/CSA1 signal, 6-1
CSB register, 6-10
CSB wait state bit 0, see BWSO bit
CSB0/CSB1 signal, 6-1
CSC register, 6-12
CSC wait state bit 0, see CWSO bit
CSC0/CSC1 signal, 6-1
CSCTRL1 register, 6-17
CSCTRL2 register, 6-18
CSCTRL3 register, 6-20
CSD register, 6-14
CSD wait state bit 0, see DWSO bit
CSD0/CSD1 signal, 6-1
CSGBA register, 6-4
CSGBB register, 6-5
CSGBC register, 6-5
CSGBD register, 6-6
CSRC bit, 13-11
CST bit, 6-20
CSUGBA register, 6-6
CTS signal (UART), operation, 14-5
CTS1 DELTA bit, 14-15
CTS1 delta enable bit, see CTSD bit
CTS1 STAT bit, 14-15
CTS1 status bit, see CTS1 STAT bit
CTS1/CTS2 serial interface description, 14-3
CTS1/PE7 pin, 2-8
CTS2 DELTA bit, 14-25
CTS2 STAT bit, 14-25
CTS2 status bit, see CTS2 STAT bit
CTS2/PJ7 pin 2-8
Summary of Contents for MC68VZ328
Page 1: ...MC68VZ328UM D Rev 0 02 2000 MC68VZ328 Integrated Processor User s Manual ...
Page 14: ...xiv MC68VZ328 User s Manual ...
Page 18: ...xviii MC68VZ328 User s Manual ...
Page 26: ...xxvi MC68VZ328 User s Manual ...
Page 42: ...1 12 MC68VZ328 User s Manual Modules of the MC68VZ328 ...
Page 54: ...2 12 MC68VZ328 User s Manual In Circuit Emulation ICE Signals ...
Page 68: ...3 14 MC68VZ328 User s Manual Programmer s Memory Map ...
Page 110: ...6 22 MC68VZ328 User s Manual Programming Model ...