14-16
MC68VZ328 User’s Manual
Programming Model
14.4.5
UART 1 Miscellaneous Register
The UART 1 miscellaneous (UMISC1) register contains miscellaneous bits to control test features of the
UART 1 module. Some bits, however, are only used for factory testing and should not be used. The bit
position assignments for this register are shown in the following register display. The settings for this
register are described in Table 14-8.
UMISC1
UART 1 Miscellaneous Register
0x(FF)FFF908
BIT
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
BIT
0
BA
UD
TES
T
CLK
SRC
FORCE
PERR
LO
OP
BAUD
RESET
IR
TES
T
RT
S1
CO
NT
RT
S1
IRD
AEN
IRD
A
LO
OP
R
X
P
OL
TX
P
OL
TYPE
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
RESET
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0x0000
Table 14-8. UART 1 Miscellaneous Register Description
Name
Description
Setting
BAUD
TEST
Bit 15
Baud Rate Generator Testing—This bit puts the baud rate
generator in test mode. The integer and non-integer prescal-
ers, as well as the divider, are broken into 4-bit nibbles for test-
ing. This bit should remain 0 for normal operation.
0 = Normal mode.
1 = Test mode.
CLKSRC
Bit 14
Clock Source—This bit selects the source of the 1x bit clock
for transmission and reception. When this bit is high, the bit
clock is derived directly from the UCLK pin (it must be config-
ured as an input). When it is low (normal), the bit clock is sup-
plied by the baud rate generator. This bit allows high-speed
synchronous applications, in which a clock is provided by the
external system.
0 = Bit clock is generated by the
baud rate generator.
1 = Bit clock is supplied by the
UCLK pin.
FORCE
PERR
Bit 13
Force Parity Error—When this bit is high, it forces the trans-
mitter to generate parity errors, if parity is enabled. This bit is
for system debugging.
0 = Generate normal parity.
1 = Generate inverted parity (error).
LOOP
Bit 12
Loopback—This bit controls loopback for system testing pur-
poses. When this bit is high, the receiver input is internally con-
nected to the transmitter and ignores the RXD1 pin. The TXD1
pin is unaffected by this bit.
0 = Normal receiver operation.
1 = Internally connects the
transmitter output to the
receiver input.
BAUD
RESET
Bit 11
Baud Rate Generator Reset—This bit resets the baud rate
generator counters.
0 = Normal operation.
1 = Reset baud counters.
IRTEST
Bit 10
Infrared Testing—This bit connects the output of the IrDA cir-
cuitry to the TXD1 pin. This provides test visibility to the IrDA
module.
0 = Normal operation.
1 = IrDA test mode.
Reserved
Bits 9–8
Reserved
These bits are reserved and should
be set to 0.
Summary of Contents for MC68VZ328
Page 1: ...MC68VZ328UM D Rev 0 02 2000 MC68VZ328 Integrated Processor User s Manual ...
Page 14: ...xiv MC68VZ328 User s Manual ...
Page 18: ...xviii MC68VZ328 User s Manual ...
Page 26: ...xxvi MC68VZ328 User s Manual ...
Page 42: ...1 12 MC68VZ328 User s Manual Modules of the MC68VZ328 ...
Page 54: ...2 12 MC68VZ328 User s Manual In Circuit Emulation ICE Signals ...
Page 68: ...3 14 MC68VZ328 User s Manual Programmer s Memory Map ...
Page 110: ...6 22 MC68VZ328 User s Manual Programming Model ...