![Motorola MC68HC908GP32 Technical Data Manual Download Page 131](http://html.mh-extra.com/html/motorola/mc68hc908gp32/mc68hc908gp32_technical-data-manual_245608131.webp)
Clock Generator Module (CGMC)
CGMC Registers
MC68HC908GP32
•
MC68HC08GP32
—
Rev. 6
Technical Data
MOTOROLA
Clock Generator Module (CGMC)
129
7.6.5 PLL VCO Range Select Register
NOTE:
PMRS may be called PVRS on other HC08 derivatives.
The PLL VCO range select register (PMRS) contains the programming
information required for the hardware configuration of the VCO.
VRS7–VRS0 — VCO Range Select Bits
These read/write bits control the hardware center-of-range linear
multiplier L which, in conjunction with E (See
7.4.3 PLL Circuits
,
7.4.6 Programming the PLL
, and
7.6.1 PLL Control Register
.),
controls the hardware center-of-range frequency, f
VRS
. VRS7–VRS0
cannot be written when the PLLON bit in the PCTL is set. (See
7.4.7
Special Programming Exceptions
.)
A value of $00 in the VCO
range select register disables the PLL and clears the BCS bit in the
PLL control register (PCTL). (See
7.4.8 Base Clock Selector Circuit
and
7.4.7 Special Programming Exceptions
.). Reset initializes the
register to $40 for a default range multiply value of 64.
NOTE:
The VCO range select bits have built-in protection such that they cannot
be written when the PLL is on (PLLON = 1) and such that the VCO clock
cannot be selected as the source of the base clock (BCS = 1) if the VCO
range select bits are all clear.
The PLL VCO range select register must be programmed correctly.
Incorrect programming can result in failure of the PLL to achieve lock.
Address:
$003A
Bit 7
6
5
4
3
2
1
Bit 0
Read:
VRS7
VRS6
VRS5
VRS4
VRS3
VRS2
VRS1
VRS0
Write:
Reset:
0
1
0
0
0
0
0
0
Figure 7-8. PLL VCO Range Select Register (PMRS)
F
re
e
sc
a
le
S
e
m
ic
o
n
d
u
c
to
r,
I
Freescale Semiconductor, Inc.
For More Information On This Product,
Go to: www.freescale.com
n
c
.
..