PIC24FV16KM204 FAMILY
DS33030A-page 214
Advance Information
2013 Microchip Technology Inc.
bit 3
Unimplemented:
Read as ‘
0
’
bit 2
ASAM:
A/D Sample Auto-Start bit
1
= Sampling begins immediately after the last conversion; SAMP bit is auto-set
0
= Sampling begins when the SAMP bit is manually set
bit 1
SAMP:
A/D Sample Enable bit
1
= A/D Sample-and-Hold amplifiers are sampling
0
= A/D Sample-and-Hold amplifiers are holding
bit 0
DONE:
A/D Conversion Status bit
1
= A/D conversion cycle has completed
0
= A/D conversion cycle has not started or is in progress
REGISTER 19-1:
AD1CON1: A/DA/D CONTROL REGISTER 1 (CONTINUED)
Note 1:
This version of the TMR1 Trigger allows A/D conversions to be triggered from TMR1 while the device is
operating in Sleep mode. The SSRC<3:0> =
0101
option allows conversions to be triggered in Run or Idle
modes only.
Summary of Contents for PIC24FV16KM204 FAMILY
Page 312: ...PIC24FV16KM204 FAMILY DS33030A page 312 Advance Information 2013 Microchip Technology Inc ...
Page 313: ... 2013 Microchip Technology Inc Advance Information DS33030A page 313 PIC24FV16KM204 FAMILY ...
Page 315: ... 2013 Microchip Technology Inc Advance Information DS33030A page 315 PIC24FV16KM204 FAMILY ...
Page 316: ...PIC24FV16KM204 FAMILY DS33030A page 316 Advance Information 2013 Microchip Technology Inc ...
Page 317: ... 2013 Microchip Technology Inc Advance Information DS33030A page 317 PIC24FV16KM204 FAMILY ...
Page 322: ...PIC24FV16KM204 FAMILY DS33030A page 322 Advance Information 2013 Microchip Technology Inc ...