69rlq62d-f714peg4 * Memec (Headquar
ter
s) - Unique
Tec
h,
Insight,
Impact
MAR
VELL CONFIDENTIAL,
UNDER ND
A# 12101050
69rlq62d-f714peg4 * Memec (Headquar
ter
s) - Unique
Tec
h,
Insight,
Impact
MAR
VELL CONFIDENTIAL,
UNDER ND
A# 12101050
69r
lq62d-f714peg4 * Memec (Headquar
ters) - Unique
T
ech, Insight, Impact * UNDER ND
A# 12101050
MAR
VELL CONFIDENTIAL - UNA
UTHORIZED DISTRIB
UTION OR USE STRICTL
Y PR
OHIBITED
1-Wire Bus Master Interface
Copyright © 12/13/06 Marvell
CONFIDENTIAL
Doc. No. MV-TBD-00 Rev. A
December 13, 2006
Document Classification: Proprietary Information
Page 289
Not approved by Document Control. For review only.
10.4.2
1-Wire Transmit/Receive Buffer (W1TRR)
Data sent and received from the 1-Wire bus master interface controller passes through the transmit/receive buffer
location. The 1-Wire bus master interface controller is double-buffered with separate transmit and receive
buffers. Writing to this location connects the transmit buffer to the data bus, while reading connects the receive
buffer to the data bus.
shows the register-bit definitions.
This is a read/write register. Ignore reads from reserved bits. Write 0b0 to reserved bits.
10.4.3
1-Wire Interrupt Register (W1INTR)
This read-only register contains flags from transmit, receive, and 1-Wire reset operations. Only the
presence-detect flag (PD) is cleared when the W1INTR is read; the other flags are cleared automatically when
the transmit and receive buffers are written to or read, respectively. These flags can generate an interrupt if the
corresponding enable bit is set in W1IER.
shows the register bit definitions.
This is a read-only register. Ignore reads from reserved bits.
Table 10-3. W1TRR Bit Definitions
Physical Address
0x41B0_0004
W1TRR
1-Wire Interface
User
Settings
Bit
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9
8
7
6
5
4
3
2
1
0
Reserved
DATA
Reset
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
Bits
Access
Name
Description
31:8
—
Reserved
Reserved
7:0
R/W
Data
Transmitted/received data
Table 10-4. W1INTR Bit Definitions (Sheet 1 of 2)
Physical Address
0x41B0_0008
W1INTR
1-Wire Interface
User
Settings
Bit
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9
8
7
6
5
4
3
2
1
0
Reserved
RBF
TE
M
T
TBE
PD
R
PD
Reset
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
0
1
1
1
0
Bits
Access
Name
Description
31:5
—
Reserved
Reserved