69rlq62d-f714peg4 * Memec (Headquar
ter
s) - Unique
Tec
h,
Insight,
Impact
MAR
VELL CONFIDENTIAL,
UNDER ND
A# 12101050
69rlq62d-f714peg4 * Memec (Headquar
ter
s) - Unique
Tec
h,
Insight,
Impact
MAR
VELL CONFIDENTIAL,
UNDER ND
A# 12101050
69r
lq62d-f714peg4 * Memec (Headquar
ters) - Unique
T
ech, Insight, Impact * UNDER ND
A# 12101050
MAR
VELL CONFIDENTIAL - UNA
UTHORIZED DISTRIB
UTION OR USE STRICTL
Y PR
OHIBITED
Slave Power Management Unit
Copyright © 12/13/06 Marvell
CONFIDENTIAL
Doc. No. MV-TBD-00 Rev. A
December 13, 2006
Document Classification: Proprietary Information
Page 277
Not approved by Document Control. For review only.
This is a read/write register. Ignore reads from reserved bits. Write 0b0 to reserved bits.
9.3.12
Application Subsystem D2 Configuration Register (AD2R)
AD2R, defined in
, contains the D2 state unit operation bits for memory arrays used by the application
subsystem. These bits select which memory arrays retain state and operation when the application subsystem is
in D2 state. Disabled units’ registers take their reset values at D2 exit. The core and all peripherals retain state in
D2 state.
This is a read/write register. Ignore reads from reserved bits. Write 0b0 to reserved bits.
Table 9-13. AD3R Bit Definitions
Physical Address
40F4_0030
AD3R
Slave Power Management Unit
User
Settings
Bit
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9
8
7
6
5
4
3
2
1
0
reserved
AD3_R1
AD3_R0
Reset
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
0
0
Bits
Access
Name
Description
31:2
—
—
reserved
1
R/W
AD3_R1
D3 state unit operation — application subsystem internal SRAM lower
bank array 1
0 = Lower bank array 1 is off when BPMU is in D3.
1 = Lower bank array 1 retains state when BPMU is (memory array only)
in D3.
0
R/W
AD3_R0
D3 state unit operation — application subsystem internal SRAM lower
bank array 0
0 = Lower bank array 0 is off when BPMU is in D3.
1 = Lower bank array 0 retains state when BPMU is (memory array only)
in D3.
Table 9-14. AD2R Bit Definitions (Sheet 1 of 2)
Physical Address
40F4_0034
AD2R
Slave Power Management Unit
User
Settings
Bit
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9
8
7
6
5
4
3
2
1
0
reserved
A
D
2_R1
A
D
2_R0
Reset
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
0
0
Bits
Access
Name
Description
31:2
—
—
reserved