LMS6002D Quick Starter Manual for Evaluation Board
36 |
P a g e
© Copyright Lime Microsystems
Rev: 2.2
Last modified: 03/05/2012
VTUNE_H
VTUNE_L
Status
0
0
ok
1
0
Vtune is high (> 2.5V) PLL lock not guaranteed.
0
1
Vtune is Low (< 0.5V) PLL lock not guaranteed.
1
1
Not possible, check SPI connections.
Table 6 Comparator readings
Output Buffer
Control not used in TxPLL.
Frequency Control
Sets the PLL divide ratios, VCO and output divider selection. The individual parts of this
block are described in more detail below:
PLL Mode
– selects fractional or integer mode. Use fractional mode.
Figure 24 PLL mode.
Output Frequency (GHz)
- set the desired Tx LO frequency in the text box.
‘Calculate’
button – calculates the required divide ratio based on the required LO frequency
and reference frequency.
Figure 25 Output Frequency – GHz
These are shown in
‘Calculated Values for Fractional Mode’
display box.